### Digital Design Using Verilog



Figures by MIT OCW. 02/04/05



In the beginning designs involved just a few gates, and thus it was possible to verify these circuits on paper or with breadboards



As designs grew larger and more complex, designers began using gate-level models described in a Hardware Description Language to help with verification before fabrication



When designers began working on 100,000 gate designs, these gate-level models were too low-level for the initial functional specification and early high-level design exploration



Designers again turned to HDLs for help - abstract behavioral models written in an HDL provided both a precise specification and a framework for design exploration

Allows designers to talk about what the hardware should do without actually designing the hardware itself, or in other words HDLs allow designers to separate behavior from implementation at various

levels of abstraction

HDLs do this with modules and interfaces

Figure by MIT OCW.







- Designers can develop an executable functional specification that documents the exact behavior of all the components and their interfaces
- Designers can make decisions about cost, performance, power, and area earlier in the design process
- Designers can create tools which automatically manipulate the design for verification, synthesis, optimization, etc.

#### A Tale of Two HDLs

#### VHDL

### Verilog

ADA-like verbose syntax, lots of redundancy

Extensible types and

simulation engine

Design is composed of entities each of which can have multiple architectures

Gate-level, dataflow, and behavioral modeling.
Synthesizable subset.

Harder to learn and use, DoD mandate

C-like concise syntax

Built-in types and logic representations

Design is composed of modules which have just one implementation

Gate-level, dataflow, and behavioral modeling.
Synthesizable subset.

Easy to learn and use, fast simulation

### We will use Verilog ...

#### Advantages

- Choice of many US design teams
- Most of us are familiar with C-like syntax
- Simple module/port syntax is familiar way to organize hierarchical building blocks and manage complexity
- With care it is well-suited for both verification and synthesis

#### Disadvantages

- Some comma gotchas which catch beginners everytime
- C syntax can cause beginners to assume C semantics
- Easy to create very ugly code, good and consistent coding style is essential

## An HDL is NOT a Software Programming Language

#### Software Programming Language

- Language which can be translated into machine instructions and then executed on a computer

#### Hardware Description Language

- Language with syntactic and semantic support for modeling the temporal behavior and spatial structure of hardware

```
module foo(clk,xi,yi,done);
  input [15:0] xi,yi;
  output done;

always @(posedge clk)
  begin:
    if (!done) begin
       if (x == y) cd <= x;
       else (x > y) x <= x - y;
    end
  end
end
endmodule</pre>
```

## A Verilog module includes a module name and an interface in the form of a port list

- Must specify direction and bitwidth for each port



```
module adder( A, B, cout, sum );
input [3:0] A, B;
output cout;
output [3:0] sum;

// HDL modeling of
// adder functionality
endmodule
```

Don't forget the semicolon!

## A Verilog module includes a module name and an interface in the form of a port list

- Must specify direction and bitwidth for each port
- Verilog-2001 introduced a succinct ANSI C style portlist



# A module can contain other modules through module instantiation creating a module hierarchy

- Modules are connected together with nets
- Ports are attached to nets either by position or by name



6.884 – Spring 2005 02/04/05 L02 – Verilog 16

# A module can contain other modules through module instantiation creating a module hierarchy

- Modules are connected together with nets
- Ports are attached to nets either by position or by name



# A module can contain other modules through module instantiation creating a module hierarchy

- Modules are connected together with nets
- Ports are attached to nets either by position



# A module can contain other modules through module instantiation creating a module hierarchy

- Modules are connected together with nets
- Ports are attached to nets either by position or by name



### Verilog Basics

Data Values

Numeric Literals

0XZ

4 1b10\_11

Underscores are ignored

Base format
(d,b,o,h)

Decimal number representing size in bits

32'h8XXX\_XXA3

### 3 Common Abstraction Levels



Module's high-level algorithm is implemented with little concern for the actual hardware

Module is implemented by specifying how data flows between registers

Module is implemented in terms of concrete logic gates (AND, OR, NOT) and their interconnections

### 3 Common Abstraction Levels



Designers can create lower-level models from the higher-level models either manually or automatically

The process of automatically generating a gate-level model from either a dataflow or a behavioral model is called

Logic Synthesis

### Gate-Level: 4-input Multiplexer

```
module mux4( input a, b, c, d
             input [1:0] sel,
             output out );
  wire [1:0] sel b;
  not not0( sel b[0], sel[0] );
  not not1( sel_b[1], sel[1] );
  wire n0, n1, n2, n3;
  and and0( n0, c, sel[1]
                            );
  and and1( n1, a, sel b[1] );
  and and2( n2, d, sel[1]
  and and3( n3, b, sel_b[1] );
  wire x0, x1;
  nor nor0( x0, n0, n1 );
  nor nor1( x1, n2, n3 );
  wire y0, y1;
  or or0( y0, x0, sel[0]
  or or1( y1, x1, sel b[0] );
  nand nand0( out, y0, y1 );
```

Basic logic gates are built-in primitives meaning there is no need to define a module for these gates



## Dataflow: 4-input Multiplexer

This is called a continuous assignment since the RHS is always being evaluated and the result is continuously being driven onto the net on the LHS

### Dataflow: 4-input Multiplexer

endmodule

An implicit continuous assignment combines the net declaration with an assign statement and thus is more succinct

### Dataflow: 4-input Mux and Adder

```
// Four input muxltiplexor
module mux4( input a, b, c, d
             input [1:0] sel,
             output out );
  assign out = ( sel == 0 ) ? a :
               ( sel == 1 ) ? b :
               ( sel == 2 ) ? c :
               ( sel == 3 ) ? d (1'bx;
endmodule
// Simple four bit adder
module adder( input [3:0] op1, op2,
              output [3:0] sum );
  assign sum = op1 + op2;
endmodule
```

Dataflow style Verilog enables descriptions which are more abstract than gatelevel Verilog

6.884 – Spring 2005 02/04/05 L02 – Verilog 26

## Dataflow: Key Points

Dataflow modeling enables the designer to focus on where the state is in the design and how the data flows between these state elements without becoming bogged down in gate-level details

- Continuous assignments are used to connect combinational logic to nets and ports
- A wide variety of operators are available including:

```
Arithmetic: + * / % **

Logical: ! && ||

Relational: > < >= <=

Equality: == != == !===

Bitwise: ~ & | ^ ^~

Reduction: & ~& | ~ | ^ ^~

Shift: >> << >>> <<

Concatenation: { }

Conditional: ?:
```

Avoid these operators since they usually synthesize poorly

## Dataflow: Key Points

Dataflow modeling enables the designer to focus on where the state is in the design and how the data flows between these state elements without becoming bogged down in gate-level details

- Continuous assignments are used to connect combinational logic to nets and ports
- A wide variety of operators are available including:

```
module mux4( input a, b, c, d
             input [1:0] sel,
             output out );
  reg out;
  always @( a or b or c or d or sel )
  begin
    if ( sel == 0 )
      out = a;
    else if ( sel == 1 )
      out = b
    else if ( sel == 2 )
      out = c
    else if ( sel == 3 )
      out = d
  end
```

An always block is a behavioral block which contains a list of expressions which are (usually) evaluated sequentially

The code in an always block can be very abstract (similar to C code) - here we implement a mux with an if/else statement

```
module mux4( input a, b, c, d
             input [1:0] sel,
             output out );
  reg out;
  always @( a or b or c or d or sel )
  begin
    if ( sel == 0 )
      out = a;
    else if ( sel == 1 )
                                An always block can include a
      out = b
                               sensitivity list - if any of these
    else if ( sel == 2 )
                                signals change then the always
      out = c
    else if ( sel == 3 )
                                       block is executed
      out = d
  end
```

6.884 – Spring 2005 02/04/05 L02 – Verilog 30

```
module mux4( input a, b, c, d
             input [1:0] sel,
             output out );
  reg out;
  always @( a, b, c, d, sel )
  begin
    if ( sel == 0 )
      out = a;
    else if ( sel == 1 )
                               In Verilog-2001 we can use a
      out = b
                                  comma instead of the or
    else if ( sel == 2 )
      out = c
    else if ( sel == 3 )
      out = d
  end
```

6.884 – Spring 2005 02/04/05 L02 – Verilog 31

```
module mux4( input a, b, c, d
             input [1:0] sel,
             output out );
  reg out;
  always @( a, b, c, , sel )
  begin
    if ( sel == 0 )
      out = a;
    else if ( sel == 1 )
      out = b
    else if ( sel == 2 )
      out = c
    else if ( sel == 3 )
      out = d
  end
endmodule
```

What happens if we accidentally leave off a signal on the sensitivity list?

The always block will not execute if just a changes - so if sel == 3 and d changes then out will not be updated

This will cause discrepancies
between simulated and
synthesized hardware – there
are no sensitivity lists in real
hardware so it would work fine!

```
module mux4( input a, b, c, d
             input [1:0] sel,
             output out );
  reg out;
  always @( * )
  begin
    if ( sel == 0 )
      out = a;
    else if ( sel == 1 )
                                In Verilog-2001 we can use the
      out = b
                                @(*) construct which creates a
    else if ( sel == 2 )
      out = c
                                  sensitivity list for all signals
    else if ( sel == 3 )
                                    read in the always block
      out = d
  end
endmodule
```

6.884 – Spring 2005 02/04/05 L02 – Verilog 33

```
module mux4( input a, b, c, d
             input [1:0] sel,
             output out );
  reg out;
  always @( * )
  begin
    case ( sel )
      0 : out = a;
      1 : out = b;
      2 : out = c;
      3 : out = d;
    endcase
  end
```

Always blocks can contain case statements, for loops, while loops, even functions - they enable high-level behavioral modeling

```
module mux4( input a, b, c, d
             input [1:0] sel,
             output out );
  reg out;
  always @( * )
  begin
    case ( sel )
      0 : out = a;
      1 : out = b;
      2 : out = c;
      3 : out = d;
    endcase
  end
```

What about this funny reg statement?
Is this how you create a register in Verilog?

02/04/05

No! and whoever decided on the reg syntax really messed things up!



endmodule

6.884 - Spring 2005

```
module mux4( input a, b, c, d
             input [1:0] sel,
             output out );
  reg out;
  always @( * )
  begin
    case ( sel )
      0 : out = a;
      1 : out = b;
      2 : out = c;
      3 : out = d:
    endcase
  end
endmodule
```

In Verilog a reg is just a variable - when you see reg think variable not hardware register!

Any assignments in an always block must assign to a reg variable – the reg variable may or may not actually represent a hardware register

If the always block assigns a value to the reg variable for all possible executions then the reg variable is not actually a hardware register

# Behavioral: 4-input Multiplexer

```
module mux4( input a, b, c, d
             input [1:0] sel,
             output out );
  reg out;
  always @( * )
  begin
    case ( sel )
      0 : out = a;
      1 : out = b;
      2 : out = c;
      3 : out = d;
    endcase
  end
endmodule
```

What about in this situation? Will the generated hardware include a latch for out?



Figure by MIT OCW.

# Behavioral: 4-input Multiplexer

```
module mux4( input a, b, c, d
             input [1:0] sel,
             output out );
  reg out;
  always @( * )
  begin
    case ( sel )
      0 : out = a;
      1 : out = b;
      2 : out = c;
      3 : out = d;
    endcase
  end
endmodule
```

Maybe! What if sel == xx? Then out is unassigned and the hardware must maintain the previous value of out!



Figure by MIT OCW.

# Behavioral: 4-input Multiplexer

```
module mux4( input a, b, c, d
             input [1:0] sel,
             output out );
  reg out;
  always @( * )
  begin
      default : out = 1'bx;
      1 : out = b;
      2 : out = c;
      3 : out = d;
    endcase
  end
endmodule
```

Fix it with a default clause in the case statement – then no hardware latch is inferred



Figure by MIT OCW.

# Behavioral Non-Blocking Assignments

```
always @( posedge clk )
begin
  x = next_x;
end
always @( posedge clk )
begin
  x = next x;
  y = x;
end
next_x  

Clk  

D      Q  

Y
```

```
always @( posedge clk )
begin
   x <= next_x;
end

next_x - D Q - x
clk - Clk - X</pre>
```

```
always @( posedge clk )
begin
   x <= next_x;
   y <= x;
end</pre>
```



# Behavioral Non-Blocking Assignments

```
always @( posedge clk )
begin
  y = x;
  x = y;
end
```

ХҮ

Take Away Point - always ask yourself "Do I need blocking or non-blocking assignments for this always block?"

Never mix and match!

```
always @( posedge clk )
begin
   y <= x;
   x <= y;
end</pre>
```



# Which abstraction is the right one?

Designers usually use a mix of all three! Early on in the design process they might use mostly behavioral models. As the design is refined, the behavioral models begin to be replaced by dataflow models. Finally, the designers use automatic tools to synthesize a low-level gate-level model.



# Revisiting Logic Synthesis



Modern tools are able to synthesize more and more behavioral Verilog code directly to the gate-level

The problem though, is that it is very hard to predict what the generated hardware will look like

This makes it difficult to perform rational design space exploration

# Revisiting Logic Synthesis



In this course we will mostly stick to very predictable dataflow to gate-level synthesis - we want to have a good idea what kind of hardware we are generating!

# Writing Parameterized Models

Parameters enable static configuration of modules at instantiation time and can greatly increase the usefulness of your modules

# Writing Parameterized Models

Generate blocks can use parameters to instantiate a variable number of sub-modules or to create a variable number of nets

endmodule

#### Static Elaboration



# Larger Examples

Let's briefly examine two larger digital designs and consider the best way to model these designs in Verilog





# GCD Behavioral Example

```
module gcd_behavioral #( parameter width = 16 )
                        ( input [width-1:0] A_in, B_in,
                          output [width-1:0] Y );
  reg [width-1:0] A, B, Y, swap;
  integer
                  done;
  always @( A_in or B_in )
  begin
    done = 0;
    A = A_in; B = B_in;
    while ( !done )
    begin
      if ( A < B )
      begin
        swap = A;
        A = B;
        B = swap;
      end
      else if ( B != 0 )
        A = A - B;
      else
        done = 1;
    end
    Y = A;
  end
```

We write the general algorithm in an always block using a very C-like syntax

endmodule

```
module gcd test;
 parameter width = 16;
 reg [width-1:0] A in, B in;
 wire [width-1:01 Y;
 gcd_behavioral #( .width(width) )
                  gcd_unit( .A_in(A_in), .B_in(B_in), .Y(Y) );
  initial
 begin
    // Default inputs if cmdline args
   // are not provided
   A in = 27;
   B in = 15;
    // Read in cmdline args
    $value$plusargs("a-in=%d",A_in);
    $value$plusargs("b-in=%d",B_in);
    // Let the simulation run
    #10;
    // Output the results
    $display(" a-in = %d", A_in );
    $display(" b-in = %d", B_in );
    $display(" gcd-out = %d", Y );
    $finish;
  end
endmodule
```

## GCD Behavioral Test Harness

We use a test harness to drive the GCD module. The test harness includes an initial block, which is similar to always block except it executes only once at time = 0.

Special directives which begin with \$ enable the test harness to read command line arguments, use file IO, print to the screen, and stop the simulation

6.884 – Spring 2005 02/04/05 L02 – Verilog 50

# GCD RTL Example



## GCD RTL Datapath

```
module gcd_dpath #( parameter width = 16 )
                  (input clock,
                   input A_en, B_en, A_mux_sel, B_mux_sel, out_mux_sel,
                   input [width-1:0] A_in, B_in,
                   output B_zero, A_lt_B,
                   output [width-1:0] Y );
  reg [width-1:0] A, B;
  assign Y = A;
  // Datapath logic
  wire [width-1:0] out
                         = ( out_mux_sel ) ? B : A - B;
  wire [width-1:0] A_next = ( A_mux_sel ) ? out : A_in;
  wire [width-1:0] B next = ( B mux sel ) ? A : B in;
  // Generate output control signals
  wire B_zero = ( B == 0 );
  wire A_lt_B = ( A < B );
                                 Edge-triggered
  // Edge-triggered flip-flops
  always @( posedge clock )
                                 flip-flops with
  begin
                                 enables
  if ( A_en )
```

A mix of dataflow and behavioral

endmodule

end

A <= A\_next;

B <= B next;

if ( B\_en )

#### GCD RTL Control Unit

```
module gcd_ctrl ( input clock, reset, go,
                input B_zero, A_lt_B,
                output A en, B en, A mux sel, B mux sel, out mux sel,
                output done );
 // The running bit is one after go goes high and until done goes high
 reg running = 0;
 always @( posedge clock )
 begin
   if ( go ) running <= 1;</pre>
   else if ( done ) running <= 0;</pre>
 end
 // Combinational control logic - we group all the control signals
 // onto one bus to make the Verilog more concise
 req [5:0] ctrl siq;
 assign { A_en, B_en, A_mux_sel, B_mux_sel, out_mux_sel, done } = ctrl_sig;
 always @(*)
 begin
   if (!running) ctrl_sig = 6'b11_00x_0; // Latch in A and B values
   else if (!B zero) ctrl sig = 6'b10 1x0 0; // A <= A - B and B <= B
                       ctrl sig = 6'b00 \times 1; // Done
   else
 end
endmodule
```

# GCD Testing

We use the same test inputs to test both the behavioral and the RTL models. If both models have the exact same observable behavior then the RTL model has met the functional specification.



#### Beta Redux



#### Goals for the Beta Verilog Description

Readable, correct code that clearly captures the architecture diagram – "correct by inspection"

Partition the design into regions appropriate for different implementation strategies. Big issue: wires are "bad" since they take up area and have capacitance (impacting speed and power).

- Memories: very dense layouts, structured wires pretty much route themselves, just a few base cells to design & verify.
- Datapaths: each cell contains necessary wiring, so replicating cells (for N bits of datapath) also replicates wiring. Data flows between columnar functional units on horizontal busses and control flows vertically.
- Random Logic: interconnect is "random" but library of cells can be designed ahead of time and characterized.
- Think about physical partition since wires that cross boundaries can take lots of area and blocks have to fit into the floorplan without wasteful gaps.

#### Hey! What happened to abstraction?

Wasn't the plan to abstract-away the physical details so we could concentrate on getting the functionality right? Why are we worrying about wires and floorplans at this stage?

Because life is short! If you have the luxury of writing two models (the first to experiment with function, the second to describe the actual partition you want to have), by all means! But with a little experience you can tackle both problems at once.



Figure by MIT OCW.

Divide and Conquer



# Take Away Points

Hardware description languages are an essential part of modern digital design

- HDLs can provide an executable functional specification
- HDLs enable design space exploration early in design process
- HDLs encourage the development of automated tools
- HDLs help manage complexity inherent in modern designs

Verilog is not a software programming language so always be aware of how your Verilog code will map into real hardware

Carefully plan your module hierarchy since this will influence many other parts of your design

## Laboratory 1

# You will be building an RTL model of a two-stage MIPS processor

- 1. Read through the lab and the SMIPS processor spec which is posted on the labs section
- 2. Look over the Beta Verilog posted on the MIT server
- 3. Try out the GCD Verilog example (or on any MIT server/Linux machine)

```
% setup 6.884
% cp -r /mit/6.884/examples/gcd .
% cat gcd/README
```

4. Next week's tutorial will review the Beta implementation and describe how to use Lab 1 toolchain (vcs, virsim, smips-gcc)