## Chapter 8: Memory-Management Strategies



**Operating System Concepts – 9th Edition** 

# Chapter 8: Memory Management Strategies

- Background
- Swapping
- Contiguous Memory Allocation
- Segmentation
- Paging
- Structure of the Page Table
- Example: The Intel 32 and 64-bit Architectures
- Example: ARM Architecture





- To provide a detailed description of various ways of organizing memory hardware
- To discuss various memory-management techniques, including paging and segmentation
- To provide a detailed description of the Intel Pentium, which supports both pure segmentation and segmentation with paging





- Program must be brought (from disk) into memory and placed within a process for it to be run
- Main memory and registers are only storage CPU can access directly
- Memory unit only sees a stream of addresses + read requests, or address + data and write requests
- Register access in one CPU clock (or less)
- Main memory can take many cycles, causing a stall
- Cache sits between main memory and CPU registers
- Protection of memory required to ensure correct operation





## Memory Management (1/2)

- Motivation
  - Keep several processes in memory to improve a system's performance
- Selection of different memory management methods
  - Application-dependent
  - Hardware-dependent
- Memory abstraction
  - A large array of words or bytes, each with its own address.
  - Memory is always too small!





- The Viewpoint of the Memory Unit
  - A stream of memory addresses!
- What should be done?
  - Which areas are free or used (by whom)
  - Decide which processes to get memory
  - Perform allocation and de-allocation
- Remark:
  - Interaction between CPU scheduling and memory allocation!





### **Base and Limit Registers**

- A pair of base and limit registers define the logical address space
- CPU must check every memory access generated in user mode to be sure it is between base and limit for that user



**Operating System Concepts – 9th Edition** 

Hardware Address Protection with Base and Limit Registers







## **Address Binding**

- Programs on disk, ready to be brought into memory to execute form an input queue
  - Without support, must be loaded into address 0000
- Inconvenient to have first user process physical address always at 0000
  - How can it not be?
- Further, addresses represented in different ways at different stages of a program's life
  - Source code addresses usually symbolic
  - Compiled code addresses **bind** to relocatable addresses
    - i.e. "14 bytes from beginning of this module"
  - Linker or loader will bind relocatable addresses to absolute addresses
    - ▶ i.e. 74014
  - Each binding maps one address space to another

### **Binding of Instructions and Data to Memory**

- Address binding of instructions and data to memory addresses can happen at three different stages
  - Compile time: If memory location known a priori, absolute code can be generated; must recompile code if starting location changes
  - Load time: Must generate relocatable code if memory location is not known at compile time
  - Execution time: Binding delayed until run time if the process can be moved during its execution from one memory segment to another
    - Need hardware support for address maps (e.g., base and limit registers)



## Multistep Processing of a User Program





**Operating System Concepts – 9th Edition** 

## Logical vs. Physical Address Space

- The concept of a logical address space that is bound to a separate physical address space is central to proper memory management
  - Logical address generated by the CPU; also referred to as virtual address
  - Physical address address seen by the memory unit
- Logical and physical addresses are the same in compile-time and load-time address-binding schemes; logical (virtual) and physical addresses differ in execution-time address-binding scheme
- Logical address space is the set of all logical addresses generated by a program
- Physical address space is the set of all physical addresses generated by a program





## Memory-Management Unit (мми)

- Hardware device that at run time maps virtual to physical address
- Many methods possible, covered in the rest of this chapter
- To start, consider simple scheme where the value in the relocation register is added to every address generated by a user process at the time it is sent to memory
  - Base register now called relocation register
  - MS-DOS on Intel 80x86 used 4 relocation registers
- The user program deals with *logical* addresses; it never sees the real physical addresses
  - Execution-time binding occurs when reference is made to location in memory
  - Logical address bound to physical addresses



## **Dynamic relocation using a relocation register**

- Routine is not loaded until it is called
- Better memory-space utilization; unused routine is never loaded
- All routines kept on disk in relocatable load format
- Useful when large amounts of code are needed to handle infrequently occurring cases
- No special support from the operating system is required
  - Implemented through program design
  - OS can help by providing libraries to implement dynamic loading







- Routine is not loaded until it is called
- Better memory-space utilization; unused routine is never loaded
- Useful when large amounts of code are needed to handle infrequently occurring cases
- No special support from the operating system is required implemented through program design
  - Users may use OS-provided libraries.





## **Dynamic Linking**

- Static linking system libraries and program code combined by the loader into the binary program image
- Dynamic linking –linking postponed until execution time
- Small piece of code, stub, used to locate the appropriate memory-resident library routine
- Stub replaces itself with the address of the routine, and executes the routine
- Operating system checks if routine is in processes' memory address
  - If not in address space, add to address space
- Dynamic linking is particularly useful for libraries
- System also known as shared libraries
- Consider applicability to patching system libraries
  - Versioning may be needed





- Motivation
  - Keep in memory only those instructions and data needed at any given time.
  - Example: Two overlays of a two-pass assembler



**Operating System Concepts – 9th Edition** 



- Memory space is saved at the cost of run-time I/O.
- Overlays can be achieved w/o OS support:
  - "absolute-address" code
- However, it's not easy to program a overlay structure properly!
  - Need some sort of automatic techniques that run a large program in a limited physical memory!





## Swapping (1/6)

- A process can be swapped temporarily out of memory to a backing store, and then brought back into memory for continued execution
  - Total physical memory space of processes can exceed physical memory
- Backing store fast disk large enough to accommodate copies of all memory images for all users; must provide direct access to these memory images
- Roll out, roll in swapping variant used for priority-based scheduling algorithms; lower-priority process is swapped out so higher-priority process can be loaded and executed
- Major part of swap time is transfer time; total transfer time is directly proportional to the amount of memory swapped
- System maintains a ready queue of ready-to-run processes which have memory images on disk





## Swapping (2/6)

- Does the swapped out process need to swap back in to same physical addresses?
- Depends on address binding method
  - Plus consider pending I/O to / from process memory space
- Modified versions of swapping are found on many systems (i.e., UNIX, Linux, and Windows)
  - Swapping normally disabled
  - Started if more than threshold amount of memory allocated
  - Disabled again once memory demand reduced below threshold





### **Swapping (3/6) Schematic View**



Silberschatz, Galvin and Gagne ©2013



## Swapping (4/6)

#### A Naive Way



#### Potentially High Context-Switch Cost: 2 \* (1000KB/5000KBps + 8ms) = 416ms

Transfer Time Latency Delay





- The execution time of each process should be long relative to the swapping time in this case (e.g., 416ms in the last example)!
- Only swap in what is actually used.  $\Rightarrow$  Users must keep the system informed of memory usage.
- Who should be swapped out?
  - "Lower Priority" Processes?
  - Any Constraint?

 $\Rightarrow$  System Design





**Operating System Concepts – 9th Edition** 



- Separate swapping space from the file system for efficient usage
- Disable swapping whenever possible such as many versions of UNIX – Swapping is triggered only if the memory usage passes a threshold, and many processes are running!
- In Windows 3.1, a swapped-out process is not swapped in until the user selects the process to run.





### 2014/12/23 stopped here.



**Operating System Concepts – 9th Edition** 

# **Context Switch Time including Swapping**

- If next processes to be put on CPU is not in memory, need to swap out a process and swap in target process
- Context switch time can then be very high
- 100MB process swapping to hard disk with transfer rate of 50MB/sec
  - Swap out time of 2000 ms
  - Plus swap in of same sized process
  - Total context switch swapping component time of 4000ms (4 seconds)
- Can reduce if reduce size of memory swapped by knowing how much memory really being used
  - System calls to inform OS of memory use via request memory() and release memory()



# Context Switch Time including Swapping

- Other constraints as well on swapping
  - Pending I/O can't swap out as I/O would occur to wrong process
  - Or always transfer I/O to kernel space, then to I/O device
    - Known as double buffering, adds overhead
- Standard swapping not used in modern operating systems
  - But modified version common
    - Swap only when free memory extremely low





### **Swapping on Mobile Systems**

- Not typically supported
  - Flash memory based
    - Small amount of space
    - Limited number of write cycles
    - Poor throughput between flash memory and CPU on mobile platform
  - Instead use other methods to free memory if low
    - iOS *asks* apps to voluntarily relinquish allocated memory
      - Read-only data thrown out and reloaded from flash if needed
      - Failure to free can result in termination
    - Android terminates apps if low free memory, but first writes application state to flash for fast restart
    - Both OSes support paging as discussed below





## **Contiguous Allocation**

- Main memory must support both OS and user processes
- Limited resource, must allocate efficiently
- Contiguous allocation is one early method
- Main memory usually into two partitions:
  - Resident operating system, usually held in low memory with interrupt vector
  - User processes then held in high memory
  - Each process contained in single contiguous section of memory





## **Contiguous Allocation**

- Relocation registers used to protect user processes from each other, and from changing operating-system code and data
  - Base register contains value of smallest physical address
  - Limit register contains range of logical addresses each logical address must be less than the limit register
  - MMU maps logical address *dynamically*
  - Can then allow actions such as kernel code being transient and kernel changing size





### Contiguous Allocation – Single User



A single user is allocated as much memory as needed

Problem: Size Restriction  $\rightarrow$  Overlays (MS/DOS)

**Operating System Concepts – 9th Edition** 



#### Hardware Support for Relocation and Limit Registers







## **Contiguous Allocation**

## – Multiple Users

## Fixed Partitions



Memory is divided into fixed partitions, e.g., OS/360 (or MFT)

- A process is allocated on an entire partition
- An OS Data Structure:





## Contiguous Allocation - Multiple Users

- Hardware Supports
  - Bound registers
  - Each partition may have a protection key (corresponding to a key in the current PSW)
- Disadvantage:
  - Fragmentation gives poor memory utilization !





## **Contiguous Allocation** - Multiple Users

- Dynamic Partitions
  - Partitions are dynamically created.
  - OS tables record free and used partitions





## **Contiguous Allocation (Cont.)**

- Multiple-partition allocation
  - Degree of multiprogramming limited by number of partitions
  - Variable-partition sizes for efficiency (sized to a given process' needs)
  - Hole block of available memory; holes of various size are scattered throughout memory
  - When a process arrives, it is allocated memory from a hole large enough to accommodate it
  - Process exiting frees its partition, adjacent free partitions combined
  - Operating system maintains information about:
    a) allocated partitions
    b) free partitions (hole)



**Operating System Concepts – 9th Edition** 

# Dynamic Storage-Allocation Problem (吳東林)

How to satisfy a request of size *n* from a list of free holes?

- First-fit: Allocate the first hole that is big enough
- Best-fit: Allocate the smallest hole that is big enough; must search entire list, unless ordered by size
  - Produces the smallest leftover hole
- Worst-fit: Allocate the *largest* hole; must also search entire list
  - Produces the largest leftover hole

First-fit and best-fit better than worst-fit in terms of speed and storage utilization



Contiguous Allocation Example – First Fit (RR Scheduler with Quantum = 1)(吳東恭).

Process Memory Time







- External Fragmentation total memory space exists to satisfy a request, but it is not contiguous
- Internal Fragmentation allocated memory may be slightly larger than requested memory; this size difference is memory internal to a partition, but not being used
- First fit analysis reveals that given N blocks allocated, 0.5 N blocks lost to fragmentation
  - 1/3 may be unusable -> 50-percent rule







- Reduce external fragmentation by compaction
  - Shuffle memory contents to place all free memory together in one large block
  - Compaction is possible only if relocation is dynamic, and is done at execution time
  - I/O problem
    - Latch job in memory while it is involved in I/O
    - Do I/O only into OS buffers
- Now consider that backing store has same fragmentation problems



#### **Fragmentation – Dynamic Partitions**



- Cost: Time Complexity O(n!)?!!
- Combination of swapping and compaction
  - Dynamic/static relocation



**Operating System Concepts – 9th Edition** 



Internal fragmentation:

A small chunk of "unused" memory internal to a partition.



Reduce free-space maintenance cost

→ Give 20,002 bytes to P3 and have 2 bytes as an internal fragmentation!



## Fragmentation – Dynamic Partitions

- Advantage:
  - ⇒ Eliminate fragmentation to some degree
  - ⇒ Can have more partitions and a higher degree of multiprogramming
- Disadvantage:
  - Compaction vs Fragmentation
    - The amount of free memory may not be enough for a process! (contiguous allocation)
    - Memory locations may be allocated but never referenced.
  - Relocation Hardware Cost & Slow Down
- ⇒ Solution: <u>Paged Memory</u>!





#### **Segmentation**

Memory-management scheme that supports user view of memory

#### A program is a collection of segments

- A segment is a logical unit such as:
  - main program
  - procedure
  - function
  - method
  - object
  - local variables, global variables
  - common block
  - stack
  - symbol table
  - arrays





### User's View of a Program





#### **Operating System Concepts – 9th Edition**



#### **Logical View of Segmentation**



user space

| _ |   |  |
|---|---|--|
|   | 1 |  |
|   | 4 |  |
|   |   |  |
|   |   |  |
|   | 2 |  |
|   | 3 |  |
|   |   |  |

physical memory space



**Operating System Concepts – 9th Edition** 



Logical address consists of a two tuple:

<segment-number, offset>,

- Segment table maps two-dimensional physical addresses; each table entry has:
  - base contains the starting physical address where the segments reside in memory
  - limit specifies the length of the segment
- Segment-table base register (STBR) points to the segment table's location in memory
- Segment-table length register (STLR) indicates number of segments used by a program;

segment number s is legal if s < STLR



# Segmentation Architecture (Cont.)

- Protection
  - With each entry in segment table associate:
    - validation bit =  $0 \Rightarrow$  illegal segment
    - read/write/execute privileges
- Protection bits associated with segments; code sharing occurs at segment level
- Since segments vary in length, memory allocation is a dynamic storage-allocation problem
- A segmentation example is shown in the following diagram





#### **Segmentation Hardware**





### Paging

- Physical address space of a process can be noncontiguous; process is allocated physical memory whenever the latter is available
  - Avoids external fragmentation
  - Avoids problem of varying sized memory chunks
- Divide physical memory into fixed-sized blocks called frames
  - Size is power of 2, between 512 bytes and 16 Mbytes
- Divide logical memory into blocks of same size called pages
- Keep track of all free frames
- To run a program of size N pages, need to find N free frames and load program
- Set up a page table to translate logical to physical addresses
- Backing store likewise split into pages
- Still have Internal fragmentation





### **Address Translation Scheme**

- Address generated by CPU is divided into:
  - Page number (p) used as an index into a page table which contains base address of each page in physical memory
  - Page offset (d) combined with base address to define the physical memory address that is sent to the memory unit

| page number  | page offset |
|--------------|-------------|
| p            | d           |
| <i>m - n</i> | n           |

• For given logical address space 2<sup>m</sup> and page size 2<sup>n</sup>



#### **Paging Hardware**



**Operating System Concepts – 9th Edition** 

**Paging Model of Logical and Physical Memory** 







#### **Paging – Basic Method**



**Operating System Concepts – 9th Edition** 

8.54



#### **Paging Example**



*n*=2 and *m*=4 32-byte memory and 4-byte pages

**Operating System Concepts – 9th Edition** 



#### No External Fragmentation

- Paging is a form of dynamic relocation.
- The average internal fragmentation is about one-half page per process
- The page size generally grows over time as processes, data sets, and memory have become larger.



Disk I/O

Efficiency

 $\rightarrow$  2<sup>32</sup> \* 2<sup>12</sup>B = 2<sup>44</sup>B = 16TB of physical memory

Page Size

Page Table Maintenance Internal Fragmentation

\* Example: 8KB or 4KB for Solaris.

**Operating System Concepts – 9th Edition** 



### Paging (Cont.)

- Calculating internal fragmentation
  - Page size = 2,048 bytes
  - Process size = 72,766 bytes
  - 35 pages + 1,086 bytes
  - Internal fragmentation of 2,048 1,086 = 962 bytes
  - Worst case fragmentation = 1 frame 1 byte
  - On average fragmentation = 1 / 2 frame size
  - So small frame sizes desirable?
  - But each page table entry takes memory to track
  - Page sizes growing over time
    - Solaris supports two page sizes 8 KB and 4 MB
- Process view and physical memory now very different
- By implementation process can only access its own memory







**Operating System Concepts – 9th Edition** 



- Page Replacement:
  - An executing process has all of its pages in physical memory.
- Maintenance of the Frame Table
  - One entry for each physical frame
    - The status of each frame (free or allocated) and its owner
- The page table of each process must be saved when the process is preempted. → Paging increases context-switch time!





Page Tables

- Where: Registers or Memory
  - Efficiency is the main consideration!
- The use of registers for page tables
  - The page table must be small!
- The use of memory for page tables
  - Page-Table Base Register (PTBR)



**Operating System Concepts – 9th Edition** 



### **Implementation of Page Table**

- Page table is kept in main memory
- Page-table base register (PTBR) points to the page table
- Page-table length register (PTLR) indicates size of the page table
- In this scheme every data/instruction access requires two memory accesses
  - One for the page table and one for the data / instruction
- The two memory access problem can be solved by the use of a special fast-lookup hardware cache called associative memory or translation look-aside buffers (TLBs)





### **Implementation of Page Table**

- Some TLBs store address-space identifiers (ASIDs) in each TLB entry – uniquely identifies each process to provide address-space protection for that process
  - Otherwise need to flush at every context switch
  - TLBs typically small (64 to 1,024 entries)
- On a TLB miss, value is loaded into the TLB for faster access next time
  - Replacement policies must be considered
  - Some entries can be wired down for permanent fast access





Associative memory – parallel search



- Address translation (p, d)
  - If p is in associative register, get frame # out
  - Otherwise get frame # from page table in memory





#### **Paging Hardware With TLB**



**Operating System Concepts – 9th Edition** 



- Associative Lookup =  $\varepsilon$  time unit
- Assume memory cycle time is 1 microsecond
- Hit ratio percentage of times that a page number is found in the associative registers; ratio related to number of associative registers
- Hit ratio =  $\alpha$
- Effective Access Time (EAT)

$$EAT = (1 + \varepsilon) \alpha + (2 + \varepsilon)(1 - \alpha)$$
$$= \alpha + \varepsilon \alpha + 2 + \varepsilon - 2\alpha - \alpha \varepsilon$$
$$= 2 + \varepsilon - \alpha$$



# Time

 $\mathsf{EAT} = 2 + \varepsilon - \alpha$ 

- An Example
  - 20ns per TLB lookup, 100ns per memory access
  - Effective Access Time = 0.8\*120ns +0.2\*220ns = 140 ns, when hit ratio = 80%
  - Effective access time = 0.98\*120ns +0.02\*220ns = 122 ns, when hit ratio = 98%
- Intel 486 has a 32-register TLB and claims a 98 percent hit ratio.





### **Memory Protection**

- Memory protection implemented by associating protection bit with each frame to indicate if read-only or read-write access is allowed
  - Can also add more bits to indicate page execute-only, and so on
- Valid-invalid bit attached to each entry in the page table:
  - "valid" indicates that the associated page is in the process' logical address space, and is thus a legal page
  - "invalid" indicates that the page is not in the process' logical address space
  - Or use page-table length register (PTLR)
- Any violations result in a trap to the kernel



Valid (v) or Invalid (i) Bit In A Page Table





#### Shared code

- One copy of read-only (reentrant) code shared among processes (i.e., text editors, compilers, window systems)
- Similar to multiple threads sharing the same process space
- Also useful for interprocess communication if sharing of readwrite pages is allowed

#### Private code and data

- Each process keeps a separate copy of the code and data
- The pages for the private code and data can appear anywhere in the logical address space





#### **Shared Pages Example**



**Operating System Concepts – 9th Edition** 



### **Structure of the Page Table**

- Memory structures for paging can get huge using straightforward methods
  - Consider a 32-bit logical address space as on modern computers
  - Page size of 4 KB (2<sup>12</sup>)
  - Page table would have 1 million entries (2<sup>32</sup> / 2<sup>12</sup>)
  - If each entry is 4 bytes -> 4 MB of physical address space / memory for page table alone
    - That amount of memory used to cost a lot
    - Don't want to allocate that contiguously in main memory
- Hierarchical Paging
- Hashed Page Tables
- Inverted Page Tables





#### Motivation

 The logical address space of a process in many modern computer system is very large, e.g., 2<sup>32</sup> to 2<sup>64</sup> Bytes.



#### • A lot of pages are holes.

 $\rightarrow$  Even the page table must be divided into pieces to fit in the memory!





### **Hierarchical Page Tables**

Break up the logical address space into multiple page tables

A simple technique is a two-level page table

We then page the page table





#### **Two-Level Page-Table Scheme**



Silberschatz, Galvin and Gagne ©2013

#### **Operating System Concepts – 9th Edition**



### **Two-Level Paging Example**

- A logical address (on 32-bit machine with 1K page size) is divided into:
  - a page number consisting of 22 bits
  - a page offset consisting of 10 bits
- Since the page table is paged, the page number is further divided into:
  - a 12-bit page number
  - a 10-bit page offset
- Thus, a logical address is as follows:



where  $p_1$  is an index into the outer page table, and  $p_2$  is the displacement within the page of the inner page table

Known as forward-mapped page table



#### **Address-Translation Scheme**







### **Multilevel Paging – N-Level Paging**

Motivation: Two-level paging is not appropriate for a huge logical address space!





## 64-bit Logical Address Space

- Even two-level paging scheme not sufficient
- If page size is 4 KB (2<sup>12</sup>)
  - Then page table has 2<sup>52</sup> entries
  - If two level scheme, inner page tables could be 2<sup>10</sup> 4-byte entries
  - Address would look like

| outer page | inner page     | page offset |
|------------|----------------|-------------|
| $p_1$      | p <sub>2</sub> | d           |
| 42         | 10             | 12          |

- Outer page table has 2<sup>42</sup> entries or 2<sup>44</sup> bytes
- One solution is to add a 2<sup>nd</sup> outer page table
- But in the following example the 2<sup>nd</sup> outer page table is still 2<sup>34</sup> bytes in size
  - And possibly 4 memory access to get to one physical memory location



| outer page | inner page | offset |
|------------|------------|--------|
| $p_1$      | $p_2$      | d      |
| 42         | 10         | 12     |

| 2nd outer page | outer page | inner page            | offset |
|----------------|------------|-----------------------|--------|
| $p_1$          | $p_2$      | <i>p</i> <sub>3</sub> | d      |
| 32             | 10         | 10                    | 12     |



# Multilevel Paging – N-Level Paging

- Example
  - 98% hit ratio, 4-level paging, 20ns TLB access time, 100ns memory access time.
  - Effective access time

= 0.98 X 120ns + 0.02 X 520ns = 128ns

- SUN SPARC (32-bit addressing)  $\rightarrow$  3-level paging
- Motorola 68030 (32-bit addressing)  $\rightarrow$  4-level paging
- VAX (32-bit addressing)  $\rightarrow$  2-level paging





- Common in address spaces > 32 bits
- The virtual page number is hashed into a page table
  - This page table contains a chain of elements hashing to the same location
- Each element contains (1) the virtual page number (2) the value of the mapped page frame (3) a pointer to the next element
- Virtual page numbers are compared in this chain searching for a match
  - If a match is found, the corresponding physical frame is extracted
- Variation for 64-bit addresses is clustered page tables
  - Similar to hashed but each entry refers to several pages (such as 16) rather than 1
  - Especially useful for sparse address spaces (where memory references are non-contiguous and scattered)

**Operating System Concepts – 9th Edition** 

### **Hashed Page Table**





**Operating System Concepts – 9th Edition** 



### **Inverted Page Table**

- Rather than each process having a page table and keeping track of all possible logical pages, track all physical pages
- One entry for each real page of memory
- Entry consists of the virtual address of the page stored in that real memory location, with information about the process that owns that page
- Decreases memory needed to store each page table, but increases time needed to search the table when a page reference occurs
- Use hash table to limit the search to one or at most a few pagetable entries
  - TLB can accelerate access
- But how to implement shared memory?
  - One mapping of a virtual address to the shared physical address



### **Inverted Page Table Architecture**





### **Inverted Page Table**

#### Advantage

- Decrease the amount of memory needed to store each page table
- Disadvantage
  - The inverted page table is sorted by virtual addresses.
    - The use of Hash Table to eliminate lengthy table lookup time: 1HASH + 1IPT
    - The use of an associative memory to hold recently located entries.
  - Difficult to implement with shared memory





## **Oracle SPARC Solaris (1/2)**

- Consider modern, 64-bit operating system example with tightly integrated HW
  - Goals are efficiency, low overhead
- Based on hashing, but more complex
- Two hash tables
  - One kernel and one for all user processes
  - Each maps memory addresses from virtual to physical memory
  - Each entry represents a contiguous area of mapped virtual memory,
    - More efficient than having a separate hash-table entry for each page
  - Each entry has base address and span (indicating the number of pages the entry represents)





### **Oracle SPARC Solaris (2/2)**

- TLB holds translation table entries (TTEs) for fast hardware lookups
  - A cache of TTEs reside in a translation storage buffer (TSB)
    - Includes an entry per recently accessed page
- Virtual address reference causes TLB search
  - If miss, hardware walks the in-memory TSB looking for the TTE corresponding to the address
    - If match found, the CPU copies the TSB entry into the TLB and translation completes
    - If no match found, kernel interrupted to search the hash table
      - The kernel then creates a TTE from the appropriate hash table and stores it in the TSB, Interrupt handler returns control to the MMU, which completes the address translation.





#### Example: The Intel 32 and 64-bit Architectures

- Dominant industry chips
- Pentium CPUs are 32-bit and called IA-32 architecture
- Current Intel CPUs are 64-bit and called IA-64 architecture
- Many variations in the chips, cover the main ideas here



# Example: The Intel IA-32 Architecture (1/2)

Supports both segmentation and segmentation with paging

- Each segment can be 4 GB
- Up to 16 K segments per process
- Divided into two partitions
  - First partition of up to 8 K segments are private to process (kept in local descriptor table (LDT))
  - Second partition of up to 8K segments shared among all processes (kept in global descriptor table (GDT))





- CPU generates logical address
  - Selector given to segmentation unit
    - Which produces linear addresses

| s  | 8 | р |  |
|----|---|---|--|
| 13 | 1 | 2 |  |

- Linear address given to paging unit
  - Which generates physical address in main memory
  - Paging units form equivalent of MMU
  - Pages sizes can be 4 KB or 4 MB



Logical to Physical Address Translation in IA-32







**Operating System Concepts – 9th Edition** 



### **Intel IA-32 Segmentation**



**Operating System Concepts – 9th Edition** 

## Intel IA-32 Paging Architecture



#### **Operating System Concepts – 9th Edition**

# Intel IA-32 Page Address Extensions

- 32-bit address limits led Intel to create page address extension (PAE), allowing 32-bit apps access to more than 4GB of memory space
  - Paging went to a 3-level scheme
  - Top two bits refer to a page directory pointer table
  - Page-directory and page-table entries moved to 64-bits in size
  - Net effect is increasing address space to 36 bits 64GB of physical memory



**Operating System Concepts – 9th Edition** 



- Current generation Intel x86 architecture
- 64 bits is ginormous (> 16 exabytes)
- In practice only implement 48 bit addressing
  - Page sizes of 4 KB, 2 MB, 1 GB
  - Four levels of paging hierarchy
- Can also use PAE so virtual addresses are 48 bits and physical addresses are 52 bits

|    |       | page map | page d | irectory | page      |       | page  |          |   |
|----|-------|----------|--------|----------|-----------|-------|-------|----------|---|
| LU | nused | level 4  | pointe | er table | directory |       | table | l offset |   |
| 63 | 48    | 47 3     | 9 38   | 30 29    |           | 21 20 | 1     | 2 11     | 0 |





### **Example: ARM Architecture**

- Dominant mobile platform chip (Apple iOS and Google Android devices for example)
- Modern, energy efficient, 32-bit CPU
- 4 KB and 16 KB pages
- 1 MB and 16 MB pages (termed sections)
- One-level paging for sections, twolevel for smaller pages
  - Two levels of TLBs
    - Outer level has two micro TLBs (one data, one instruction)
    - Inner is single main TLB
    - First inner is checked, on miss outers are checked, and on miss page table walk performed by CPU





8.96



### Exercise (1/2)

#### Chapter 8 Memory-Management Strategies 384

- information (pages or segments) that can be shared. Sharing is a means of running many processes with a limited amount of memory, but shared programs and data must be designed carefully.
- Protection. If paging or segmentation is provided, different sections of a user program can be declared execute-only, read-only, or read-write. This restriction is necessary with shared code or data and is generally useful in any case to provide simple run-time checks for common programming errors.

#### Exercises

- 8.1 Explain the difference between internal and external fragmentation.
- 8.2 Consider the following process for generating binaries. A compiler is used to generate the object code for individual modules, and a linkage editor is used to combine multiple object modules into a single program binary. How does the linkage editor change the binding of instructions and data to memory addresses? What information needs to be passed from the compiler to the linkage editor to facilitate the memory-binding tasks of the linkage editor?
- 8.3 Given six memory partitions of 300 KB, 600 KB, 350 KB, 200 KB, 750 KB, and 125 KB (in order), how would the first-fit, best-fit, and worst-fit algorithms place processes of size 115 KB, 500 KB, 358 KB, 200 KB, and 375 KB (in order)? Rank the algorithms in terms of how efficiently they use memory.
- 8.4 Most systems allow a program to allocate more memory to its address space during execution. Allocation of data in the heap segments of programs is an example of such allocated memory. What is required to support dynamic memory allocation in the following schemes?
  - a. Contiguous memory allocation
  - b. Pure segmentation
  - c. Pure paging
- 8.5 Compare the memory organization schemes of contiguous memory allocation, pure segmentation, and pure paging with respect to the
  - a. External fragmentation
  - b. Internal fragmentation
  - c. Ability to share code across processes
- 8.6 On a system with paging, a process cannot access memory that it does not own. Why? How could the operating system allow access to other memory? Why should it or should it not?
- 8.7 Explain why mobile operating systems such as iOS and Android do not support swapping

Although Android does not support swapping on its boot disk, it is possible to set up a swap space using a separate SD nonvolatile memory card. Why would Android disallow swapping on its boot disk yet allow

- **8.9** Compare paging with segmentation with respect to how much memory the address translation structures require to convert virtual addresses to
- 8.10 Explain why address space identifiers (ASIDs) are used.

**8.11** Program binaries in many systems are typically structured as follows. Code is stored starting with a small, fixed virtual address, such as 0. The code segment is followed by the data segment that is used for storing the program variables. When the program starts executing, the stack is allocated at the other end of the virtual address space and is allowed to grow toward lower virtual addresses. What is the significance of this structure for the following schemes?

- a. Contiguous memory allocation
- b. Pure segmentation
- c. Pure paging
- **8.12** Assuming a 1-KB page size, what are the page numbers and offsets for the following address references (provided as decimal numbers):
  - a. 3085
  - b. 42095
  - c. 215201
  - 650000 d.
  - e. 2000001
- 8.13 The BTV operating system has a 21-bit virtual address, yet on certain embedded devices, it has only a 16-bit physical address. It also has a 2-KB page size. How many entries are there in each of the following?
  - a. A conventional, single-level page table
  - b. An inverted page table
- 8.14 What is the maximum amount of physical memory?
- 8.15 Consider a logical address space of 256 pages with a 4-KB page size,
  - mapped onto a physical memory of 64 frames.
  - a. How many bits are required in the logical address?
  - b. How many bits are required in the physical address?



#### **Operating System Concepts – 9th Edition**



### Exercise (2/2)

#### 386 Chapter 8 Memory-Management Strategies

- **8.16** Consider a computer system with a 32-bit logical address and 4-KB page size. The system supports up to 512-MB of physical memory. How many entries are there in each of the following?
  - a. A conventional single-level page table
  - b. An inverted page table
- **8.17** Consider a paging system with the page table stored in memory.
  - a. If a memory reference takes 50 nanoseconds, how long does a paged memory reference take?
  - b. If we add TLBs, and 75 percent of all page-table references are found in the TLBs, what is the effective memory reference time? (Assume that finding a page-table entry in the TLBs takes 2 nanoseconds, if the entry is present.)
- 8.18 Why are segmentation and paging sometimes combined into one scheme?
- **8.19** Explain why sharing a reentrant module is easier when segmentation's used than when pure paging is used.
- 8.20 Consider the following segment table:

| Segment | Base | Length |  |
|---------|------|--------|--|
| 0       | 219  | 600    |  |
| 1       | 2300 | 14     |  |
| 2       | 90   | 100    |  |
| 3       | 1327 | 580    |  |
| 4       | 1952 | 96     |  |
|         |      |        |  |

What are the physical addresses for the following logical addresses?

- a. 0,430
- b. 1,10
- c. 2,500
- d. 3,400
- e. 4,112

8.21 What is the purpose of paging the page tables?

- **8.22** Consider the hierarchical paging scheme used by the VAX architectul How many memory operations are performed when a user prograd executes a memory-load operation?
- 8.23 Compare the segmented paging scheme with the hashed page ters scheme for handling large address spaces. Under what circumstant is one scheme preferable to the other?
- 8.24 Consider the Intel address-translation scheme shown in Figure 8-

#### Bibliographical Notes 387

- a. Describe all the steps taken by the Intel Pentium in translating a logical address into a physical address.
- b. What are the advantages to the operating system of hardware that provides such complicated memory translation?
- c. Are there any disadvantages to this address-translation system? If so, what are they? If not, why is this scheme not used by every manufacturer?

#### **Programming Problems**

**8.25** Assume that a system has a 32-bit virtual address with a 4-KB page size. Write a C program that is passed a virtual address (in decimal) on the command line and have it output the page number and offset for the given address. As an example, your program would run as follows:

./a.out 19986

Your program would output:

The address 19986 contains: page number = 4

offset = 3602

Writing this program will require using the appropriate data type to store 32 bits. We encourage you to use unsigned data types as well.

#### **Bibliographical Notes**

Dynamic storage allocation was discussed by [Knuth (1973)] (Section 2.5), who found through simulation that first fit is generally superior to best fit. [Knuth (1973)] also discussed the 50-percent rule.

The concept of paging can be credited to the designers of the Atlas system, which has been described by [Kilburn et al. (1961)] and by [Howarth et al. (1961)]. The concept of segmentation was first discussed by [Dennis (1965)]. Paged segmentation was first supported in the GE 645, on which MULTICS was originally implemented ([Organick (1972)] and [Daley and Dennis (1967)]).

Inverted page tables are discussed in an article about the IBM RT storage manager by [Chang and Mergen (1988)].

[Hennessy and Patterson (2012)] explains the hardware aspects of TLBs, caches, and MMUs. [Talluri et al. (1995)] discusses page tables for 64-bit address spaces. [Jacob and Mudge (2001)] describes techniques for managing the TLB. [Fang et al. (2001)] evaluates support for large pages.

http://msdn.microsoft.com/en-us/library/windows/hardware/gg487512. aspx discusses PAE support for Windows systems.

- http://www.intel.com/content/www/us/en/processors/architecturessoftware-developer-manuals.html provides various manuals for Intel 64 and
- 1A-32 architectures. http://www.arm.com/products/processors/cortex-a/cortex-a9.php pro-
- vides an overview of the ARM architecture.



#### **Operating System Concepts – 9th Edition**