

## AN0918.2: Series 1 to Wireless Gecko Series 2 Compatibility and Migration Guide

This porting guide is targeted at migrating an existing design from Series 1 to Wireless Gecko Series 2. Both hardware and software migration needs to be considered.

The core and peripherals of Wireless Gecko Series 2 devices are based on the existing MCU and Wireless Series 1 devices with better performance and lower current consumption.

This document will describe which aspects are enhanced in the peripherals common between Series 1 and Series 2. Details for all of the new peripherals of Series 2 can be found in the reference manual, and it is recommended to review the available example code for assistance and recommendations.

All peripherals in the Series 1 and Series 2 devices are described in general terms. Not all modules are present in all devices, and the feature set for each device might vary. Such differences, including pinout, are covered in the device-specific data sheets.

#### KEY POINTS

- Series 2 have commonalities and enhancements from Series 0 and Series 1 peripherals.
- Software and hardware migration must both be considered when porting from a Series 1 device to Wireless Gecko Series 2 device.
- The Series 2 devices are software compatible with the existing Series 1 devices, so only minor changes are required for common peripherals.
- Refer to the example code for specific recommendations and assistance.

(The second seco

## 1. Device Compatibility

This application note supports multiple device families, and some functionality is different depending on the device.

MCU Series 0 consists of:

- EFM32 Gecko (EFM32G)
- EFM32 Giant Gecko (EFM32GG)
- EFM32 Wonder Gecko (EFM32WG)
- EFM32 Leopard Gecko (EFM32LG)
- EFM32 Tiny Gecko (EFM32TG)
- EFM32 Zero Gecko (EFM32ZG)
- EFM32 Happy Gecko (EFM32HG)

Wireless MCU Series 0 consists of:

- EZR32 Wonder Gecko (EZR32WG)
- EZR32 Leopard Gecko (EZR32LG)
- EZR32 Happy Gecko (EZR32HG)

MCU Series 1 consists of:

- EFM32 Jade Gecko (EFM32JG1/EFM32JG12)
- EFM32 Pearl Gecko (EFM32PG1/EFM32PG12)
- EFM32 Giant Gecko 11 (EFM32GG11)
- EFM32 Giant Gecko 12 (EFM32GG12)
- EFM32 Tiny Gecko 11 (EFM32TG11)

Wireless SoC Series 1 consists of:

- EFR32 Blue Gecko (EFR32BG1/EFR32BG12/EFR32BG13/EFR32BG14)
- EFR32 Flex Gecko (EFR32FG1/EFR32FG12/EFR32FG13/EFR32FG14)
- EFR32 Mighty Gecko (EFR32MG1/EFR32MG12/EFR32MG13/EFR32MG14)

Wireless Gecko Series 2 consists of:

- EFR32 Blue Gecko (EFR32BG21)
- EFR32 Mighty Gecko (EFR32MG21)

## 2. Compatibility Overview

Four factors must be considered when porting a design from Series 1 to Series 2: pin compatibility, hardware compatibility, software compatibility.

#### 2.1 Pins and Hardware

Wireless Gecko Series 2 devices are not footprint compatible with Series 1 or Series 0.

More information on footprint and hardware compatibility between Series 1 and Series 2 can be found in 4. Hardware Migration.

#### 2.2 Software and Peripherals

Software compatibility between Series 1 is maintained using emlib and emdrv, which are software libraries built upon the CMSIS (Cortex Microcontroller Software Interface Standard) layer defined by Arm. These devices are not binary compatible, meaning code compiled for Series 1 will not work after being downloaded to Series 2. However, if the software is written using the emlib or emdrv modules, then the application code should not need to change in most cases when recompiling for the new Series 2 target.

**Note:** There are some small exceptions to full software compatibility across Series 1 and Series 2. For example, wake-up pins and GPIO drive strength are implemented slightly differently on these parts, so the emlib functions have changed slightly to accommodate these differences. Wherever possible, these details have been abstracted away by the emlib and emdrv modules. See 5.1 Peripheral Support Library (emlib) and energyAware Drivers (emdrv) for more information on compatibility between Series 1 and Series 2. Consult the [**SDK Documentation**] under the [**Getting Started**] tab in Simplicity Studio for more information on the emlib and emdrv modules.

The emlib and emdrv modules provide abstraction layers that make peripheral initialization and usage simple and easy. Version 5.6.0 or above of the emlib and emdrv modules support the following peripherals across Series 1 and Series 2:

| Peripherals Supported by emlib                  |                  |       |       |      |                     |     |     |
|-------------------------------------------------|------------------|-------|-------|------|---------------------|-----|-----|
| ACMP                                            | AES <sup>1</sup> | BURTC | СМИ   | CORE | CRYPTO <sup>1</sup> | DBG | EMU |
| GPCRC                                           | GPIO             | 12C   | INT   | LDMA | LETIMER             | MSC | PRS |
| RTCC                                            | SYSTEM           | TIMER | USART | WDOG | _                   | _   | _   |
| Note:                                           |                  |       |       |      |                     |     |     |
| 1. For AES and CRYPTO, use the mbedTLS library. |                  |       |       |      |                     |     |     |

#### Table 2.1. The emlib and emdrv Support for Series 1 and Series 2

| The emdrv Modules |            |                    |      |        |       |        |         |
|-------------------|------------|--------------------|------|--------|-------|--------|---------|
| DMADRV            | EZRADIODRV | GPIOINTERR-<br>PUT | NVM3 | RTCDRV | SLEEP | SPIDRV | TEMPDRV |
| UARTDRV           | USTIMER    | _                  | _    | _      | _     | _      | _       |

Since the emlib and emdrv modules are common across Series 1 and Series 2, the look and feel of the software development experience is familiar. In other words, developers experienced with the Series 1 products will already know how to construct software and use peripherals on the Series 2 products. In addition, existing Series 1 designs can be quickly ported to new products to take advantage of new capabilities available on the Series 2 by utilizing the common code base between the families.

More information on software migration can be found in 5. Software Migration, and more information on the peripheral commonalities and differences can be found in 6. Peripherals Common Between Series 1 and Series 2.

## 3. System Overview

#### 3.1 Core and Memory

This section compares the core and memory of Series 1 with Series 2.

#### Table 3.1. Core and Memory

| Series 1                                                                                                    | Series 2                                                                                                    | Notes                                                                                                                                                                                             |  |  |  |
|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Core                                                                                                        |                                                                                                             |                                                                                                                                                                                                   |  |  |  |
| Arm Cortex M3 and M4 with FPU                                                                               | Arm Cortex M33                                                                                              | —                                                                                                                                                                                                 |  |  |  |
| Debug Interface                                                                                             |                                                                                                             |                                                                                                                                                                                                   |  |  |  |
| The 2-pin serial-wire debug<br>(SWD) interface or a 4-pin Joint<br>Test Action Group (JTAG) inter-<br>face. | The 2-pin serial-wire debug<br>(SWD) interface or a 4-pin Joint<br>Test Action Group (JTAG) inter-<br>face. | Debug interface (SWD, JTAG, and ETM) for each device might vary, such differences are covered in the device-specific data sheets.                                                                 |  |  |  |
| DMA Controller (DMA)                                                                                        |                                                                                                             |                                                                                                                                                                                                   |  |  |  |
| Linked DMA Controller (LDMA)                                                                                | Linked DMA Controller (LDMA)                                                                                | Number of DMA channels for each device might vary, such differ-<br>ences are covered in the device-specific data sheets. The dmadrv<br>module can also be used to assist with family differences. |  |  |  |
| Flash Program Memory                                                                                        | Flash Program Memory                                                                                        |                                                                                                                                                                                                   |  |  |  |
| 128 - 1024 kB                                                                                               | Up to 1024 kB                                                                                               | Flash word for Series 2 devices is 64 bits. Flash program memory for each device might vary, such differences are covered in the device-specific data sheets.                                     |  |  |  |
| RAM Memory                                                                                                  | RAM Memory                                                                                                  |                                                                                                                                                                                                   |  |  |  |
| MCU Series 1:                                                                                               | Up to 96 kB                                                                                                 | Series 2 has a ECC RAM with wait states at 80MHz. RAM memo-                                                                                                                                       |  |  |  |
| 32 - 256 kB                                                                                                 |                                                                                                             | device-specific data sheets.                                                                                                                                                                      |  |  |  |
| Wireless SoC Series 1:                                                                                      |                                                                                                             |                                                                                                                                                                                                   |  |  |  |
| 16 - 256 kB                                                                                                 |                                                                                                             |                                                                                                                                                                                                   |  |  |  |

## 4. Hardware Migration

#### 4.1 Pin Compatibility

Series 2 Wireless SoC devices are not pin compatible with any Series 0 or Series 1 SoC or MCU.

#### 4.2 Series 1 Peripherals Migration

The following table describes how to migrate Series 1 peripherals that are not available in Series 2. The RF portions of Series 2 are not included in this comparison.

| Series 1                                                                | Series 2                                          | Notes                                                                                                                                                                              |
|-------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Analog Interfaces                                                       | 1                                                 |                                                                                                                                                                                    |
| Analog to Digital Converter<br>(ADC)                                    | Incremental Analog to Digital<br>Converter (IADC) | Hardware change is not required.                                                                                                                                                   |
| Analog Port (APORT)                                                     | Analog Bus (ABUS)                                 | Hardware change is not required.                                                                                                                                                   |
| Capacitive Sense Module<br>(CSEN)                                       | _                                                 | This functionality is not available on EFR32xG21.                                                                                                                                  |
| Operational Amplifier (OPAMP)                                           | —                                                 | This functionality is not available on EFR32xG21.                                                                                                                                  |
| Voltage Digital to Analog Con-<br>verter (VDAC)                         | _                                                 | This functionality is not available on EFR32xG21.                                                                                                                                  |
| Current Digital to Analog Con-<br>verter (IDAC)                         | _                                                 | This functionality is not available on EFR32xG21.                                                                                                                                  |
| Digital Interface                                                       |                                                   | ·                                                                                                                                                                                  |
| I/O ROUTE Registers                                                     | Digital Bus (DBUS)                                | DBUS is a switch matrix between peripheral resources and GPIO pins which is used for pin enabling and routing of digital peripherals in Series 2. Hardware change is not required. |
| Energy Mnagement                                                        |                                                   |                                                                                                                                                                                    |
| _                                                                       | Backup RAM (BURAM)                                |                                                                                                                                                                                    |
| I/O Ports                                                               |                                                   |                                                                                                                                                                                    |
| External Bus Interface (EBI)                                            | —                                                 | This functionality is not available on EFR32xG21.                                                                                                                                  |
| Serial Interfaces                                                       | -                                                 |                                                                                                                                                                                    |
| Universal Serial Bus Controller<br>(USB)                                | _                                                 | This functionality is not available on EFR32xG21.                                                                                                                                  |
| Low Energy Universal Asyn-<br>chronous Receiver/Transmitter<br>(LEUART) |                                                   | This functionality is not available on EFR32xG21.                                                                                                                                  |
| Timers and Triggers                                                     |                                                   |                                                                                                                                                                                    |
| Real Time Counter and Calen-<br>dar (RTCC)                              | Real Time Clock with Capture (RTCC)               | Hardware change is not required.                                                                                                                                                   |
| Ultra Low Energy Timer/Counter (CRYOTIMER)                              | Backup Real Time Clock<br>(BURTC)                 | Hardware change is not required.                                                                                                                                                   |
| 32 bit General Purpose Timer<br>(WTIMER)                                | TIMER                                             | TIMER0 is supports 32 bit operation.                                                                                                                                               |
| Pulse Counter (PCNT)                                                    | —                                                 | This functionality is not available on EFR32xG21.                                                                                                                                  |
| Low Energy Sensor Interface<br>(LESENSE)                                | _                                                 | This functionality is not available on EFR32xG21.                                                                                                                                  |
| Security                                                                |                                                   |                                                                                                                                                                                    |
| True Random Number Genera-<br>tor (TRNG) & CRYPTO                       | Secure Element (SE)                               | CRYPTO operations and TRNG functionality are incorporated in SE for Series 2. Hardware change is not required.                                                                     |

#### Table 4.1. Series 1 Only Peripherals Migration

## 5. Software Migration

The Series 2 devices are software compatible with the existing Series 1 devices, so only minor changes are required for peripherals that are common to Series 1 and Series 2 (especially when enhancements and new features are not used).

#### 5.1 Peripheral Support Library (emlib) and energyAware Drivers (emdrv)

The Peripheral Support Library (emlib) abstracts the differences between Series 1 and Series 2 through the API, so software migration becomes transparent to the firmware author.

The emlib modules are found under the Simplicity Studio installation path. The default location on Windows is:

 $\verb|C:SiliconLabs/SimplicityStudio/v4/developer/sdks/gecko_sdk_suite/vX.Y/platform/emlib|| \\ \label{eq:SiliconLabs} \label{eq:SiliconLabs$ 

The energyAware Drivers Library (emdrv) is optimized for speed and power consumption while maintaining API compatibility between different product families.

The available peripherals' emdrv modules are found under the Simplicity Studio installation path. The default location on Windows is:

It is highly recommended to develop peripherals' software with emlib or emdrv since it provides software compatibility across Series 1 and Series 2.

| Series 1                                                                                                                                                                                    | Series 2                                                                                                                                                                                                      | Notes                                                                                                                                                                                                                               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| API for DCDC power configurations in em_emu.c.                                                                                                                                              | No API for DCDC power configurations for EFR32xG21.                                                                                                                                                           | —                                                                                                                                                                                                                                   |
| API for HFXO startup in em_cmu.c (em-<br>lib).                                                                                                                                              | API for HFXO startup in em_cmu.c (em-<br>lib).                                                                                                                                                                | Call below function to configure HFXO to en-<br>sure safe startup for the given crystal.                                                                                                                                            |
| emlib:<br>Common API for HFXO startup initializa-<br>tion.                                                                                                                                  | emlib:<br>Common API for HFXO startup initializa-<br>tion.                                                                                                                                                    | void CMU_HFXOInit(const CMU_HFXOI-<br>nit_TypeDef *hfxoInit)                                                                                                                                                                        |
| API for LFXO startup in em_cmu.c (emlib).<br>emlib:<br>Common API for LFXO startup initializa-<br>tion.                                                                                     | API for LFXO startup in em_cmu.c (emlib).<br>emlib:<br>Common API for LFXO startup initializa-<br>tion.                                                                                                       | Call below function to optimize startup time<br>and power consumption for a given low fre-<br>quency crystal.<br>void CMU_LFXOInit(const CMU_LFXOI-<br>nit_TypeDef *lfxoInit)                                                       |
| API for HFRCO band select in em_cmu.c<br>(emlib). Call below function to change<br>HFRCO frequency band in Series 1.<br>emlib:<br>void CMU_HFRCOBandSet(CMU_HFRCO-<br>Freq_TypeDef setFreq) | API for HFRCODPLL band select in<br>em_cmu.c (emlib).Call below function to<br>change HFRCODPLL frequency band in<br>Series 2.<br>emlib:<br>void CMU_HFRCODPLLBand-<br>Set(CMU_HFRCODPLLFreq_TypeDef<br>freq) | Use HFRCODPLL as HFRCO for series 2.<br>Calibrate HFRCODPLL of Series 2 at startup<br>to match withSeries 1 HFRCO frequency<br>band. Otherwise manual adjustment for<br>HFRCODPLL frequency dependent parame-<br>ters are required. |

#### Table 5.1. Software Migration Checklist

| Series 1                                                                                                                                                                                                                                                                                                                                               | Series 2                                                                                                                                                                                                                                                                                                                          | Notes                                                                                                                                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| ROUTEPEN/ROUTELOCn registers are<br>used for pin enable/routing of digital pe-<br>ripherals on Series 1.                                                                                                                                                                                                                                               | GPIO registers are used for DBUS pin en-<br>able/routing of digitial peripherals on Ser-<br>ies 2.                                                                                                                                                                                                                                | Peripheral route enable, port select, and pin<br>select registers can be found in the GPIO<br>section of the reference manual.         |
| emlib:                                                                                                                                                                                                                                                                                                                                                 | emlib:                                                                                                                                                                                                                                                                                                                            |                                                                                                                                        |
| No emlib API for pin enable and routing.                                                                                                                                                                                                                                                                                                               | No emlib API for pin enable and routing.                                                                                                                                                                                                                                                                                          |                                                                                                                                        |
| The ROUTEPEN and ROUTELOC defini-<br>tions of digital peripherals can be found in<br>corresponding emlib header files.<br>For example, to enable pins at location 15<br>and route the SCL and SDA pins for I2C0:                                                                                                                                       | To pin enable and route digital peripheral,<br>first set the required port/pin bits of<br>GPIO_x_yROUTE register, where x is the<br>peripheral name and y is the resource<br>name. Then set GPIO_x_ROUTEEN reg-<br>ister, where x is the peripheral name                                                                          |                                                                                                                                        |
| <pre>I2C0-&gt;ROUTEPEN = I2C_ROUTEP-<br/>EN_SDAPEN   I2C_ROUTEP-<br/>EN_SCLPEN;I2C0-&gt;ROUTELOC0 = (I2C0-<br/>&gt;ROUTELOC0 &amp; (~_I2C_ROUTELOC0_SDA-<br/>LOC_MASK))   I2C_ROUTELOC0 = (I2C0-<br/>&gt;ROUTELOC0 &amp; (~_I2C_ROUTE-<br/>LOC0_SCLLOC_MASK))   I2C_ROUTE-<br/>LOC0_SCLLOC_LOC4;</pre>                                                 | For example, to route the SCL and SDA<br>pins for I2CO:<br>Set GPIO_I2CO_ROUTEEN,<br>GPIO_I2CO_SCLROUTE, and<br>GPIO_I2CO_SDAROUTE registers.                                                                                                                                                                                     |                                                                                                                                        |
| APORT for pin enable and routing of ana-<br>log peripherals on Series 1.                                                                                                                                                                                                                                                                               | ABUS for pin enable and routing of analog peripherals on Series 2.                                                                                                                                                                                                                                                                | There are three analog buses on the<br>EFR32xG21: one dedicated to Port A (ABU-                                                        |
| emlib:                                                                                                                                                                                                                                                                                                                                                 | emlib:                                                                                                                                                                                                                                                                                                                            | one that serves both ports C and D                                                                                                     |
| No emlib API for pin routing.                                                                                                                                                                                                                                                                                                                          | No emlib API for pin routing.                                                                                                                                                                                                                                                                                                     | (ABUSCD). Up to two analog peripherals may<br>be given access to an ABUS at any one time                                               |
| APORT definitions of analog peripherals<br>can be found in corresponding emlib<br>header files.                                                                                                                                                                                                                                                        | Peripheral allocation to a bus is deter-<br>mined by GPIO_ABUSxALLOC register,<br>where x is the port.                                                                                                                                                                                                                            | and the even/odd pins of each bus are config-<br>ured independently.                                                                   |
| <pre>For example, to use APORT BUS1X channel 6 for ADC input: ADC_InitSingle_TypeDef singleInit = ADC_INITSINGLE_DEFAULT; singleI- nit.posSel = adcPosSelAPORT1XCH6;</pre>                                                                                                                                                                             | For example, to allocate ACMP0 to BBUS even/odd:<br>Set the bits in GPIO_BBUSALLOC register accordingly.                                                                                                                                                                                                                          | GPIO section of the reference manual.                                                                                                  |
| API for GPIO is in em_gpio.c (emlib) and gpiointerrup.c (emdrv).                                                                                                                                                                                                                                                                                       | API for GPIO is in em_gpio.c (emlib) and gpiointerrup.c (emdrv).                                                                                                                                                                                                                                                                  | Call below functions to configure PC6 (inter-<br>rupt source 6) and PF6 (interrupt source 4) as<br>interrupt sources without conflict. |
| emlib and emdrv:<br>Common API for GPIO configuration.                                                                                                                                                                                                                                                                                                 | emlib and emdrv:<br>Common API for GPIO configuration.                                                                                                                                                                                                                                                                            | <pre>GPIO_PinModeSet(gpioPortC, 6, gpioModeInputPull, 1);</pre>                                                                        |
|                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                   | GPIO_ExtIntConfig(gpioPortC, 6, 6, false, true, true);                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                   | <pre>GPI0_PinModeSet(gpioPortF, 6, gpioModeInputPull, 1);</pre>                                                                        |
|                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                   | <pre>GPI0_ExtIntConfig(gpioPortF, 6, 4, false, true, true);</pre>                                                                      |
| On Series 1 devices, Gecko bootloader<br>contains two stages (first stage bootloader<br>and main stage bootloader). To enable<br>bootloader functionality, Gecko Bootload-<br>er must be configured and programmed<br>into the dedicated bootloader area(if appli-<br>cable). The main bootloader is upgradable<br>through the first stage bootloader. | On EFR32xG21, Gecko Bootloader con-<br>tains second stage (main stage bootload-<br>er). To enable bootloader functionality, the<br>second stage of the bootloader must be<br>configured and programmed into the first<br>16KB of flash. The main bootloader is up-<br>gradable through the hardware peripheral<br>Secure Element. | See UG266 for more information.                                                                                                        |

| Series 1                                                                          | Series 2                                                                          | Notes                                                                                                                     |
|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| API for DAC in em_dac.c (emlib).                                                  |                                                                                   | DAC and VDAC are not present on<br>EFR32xG21.                                                                             |
| API for VDAC in em_vdac.c (emlib).                                                |                                                                                   |                                                                                                                           |
| API for VCMP in em_vcmp.c (emlib).                                                | _                                                                                 | VCMP and VMON are not present on<br>EFR32xG21                                                                             |
| API for VMON in em_emu.c (emlib).                                                 |                                                                                   | On EFR32xG21, ACMP has a low-power volt-<br>age scaler which allows it to function like<br>VCMP.                          |
|                                                                                   |                                                                                   | On EFR32xG21, It is recommended to use ACMP with voltage scalar or IADC for early warning voltage monitoring .            |
| AES and cryptographic operations in Ser-<br>ies 1 are handled by mbedTLS library. | AES and cryptographic operations in Ser-<br>ies 2 are handled by mbedTLS library. | The mbedTLS library is found under the Sim-<br>plicity Studio installation path. The default lo-<br>cation on Windows is: |
| emlib:<br>Common API for AES and CRYPTO.                                          | emlib:<br>Common API for AES and CRYPTO.                                          | C:\SiliconLabs\SimplicityStudio\v4\de<br>veloper\sdks\gecko_sdk_suite\vX.Y\uti<br>l\third_party\mbedtls                   |
| API for RTCC in em_rtcc.c (emlib) and rtcdrv (emdrv).                             | API for RTCC in em_rtcc.c (emlib) and rtcdrc (emdrv)                              | The em_rtcc.c and rtcdrv provides common RTCC APIs for Series 1 and Series 2.                                             |
| emlib and emdrv:<br>Common API for RTCC.                                          | emlib and emdrv:<br>Common API for RTCC.                                          |                                                                                                                           |
| API for LDMA in em_ldma.c (emlib) and dmadrv (emdrv).                             | API for LDMA in em_ldma.c (emlib) and dmadrv (emdrv).                             | The em_ldma.c and dmadrv provides com-<br>mon LDMA APIs for Series 1 and Series 2.                                        |
| emlib and emdrv:<br>Common API for LDMA.                                          | emlib and emdrv:<br>Common API for LDMA.                                          |                                                                                                                           |

## 6. Peripherals Common Between Series 1 and Series 2

## 6.1 Core, Memory, and Bus System

The major changes are the switch to a Cortex-M33 core and the addition of secure element

#### Table 6.1. Core, Memory, and Bus System

| Series 1               | Series 2            | Notes                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| New Features           |                     |                                                                                                                                                                                                                                                                                                                                                                                                                 |
| _                      | Secure Memory       | Secure memory prevents secure addresses from being accessed by unauthorized code or peripherals.                                                                                                                                                                                                                                                                                                                |
|                        | Backup RAM          | Backup RAM provieds 128 bytes of low power RAM that is re-<br>tained in EM4.                                                                                                                                                                                                                                                                                                                                    |
|                        | Flash Lock          | Series 2 devices doesn't have Lock Bits Page, unlike Series 0<br>and Series 1. Series 2 devices can disable the ability to program<br>or erase the corresponding pages by writing to bits in MSC_PA-<br>GELOCKn register which can be set by CPU and cleared only<br>with the device reset. The user data page may be locked by set-<br>ting UDLOCKBIT in MSC_MISCLOCKWORD which can be<br>cleared only by CPU. |
|                        | Secure Debug Unlock | The Secure Element provides a secure debug unlock function<br>that allows users to grant debug access to locked devices on a<br>device by device basis. See the Application Note on Secure De-<br>bug Unlock for more infomration.                                                                                                                                                                              |
| Enhancements           |                     |                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Cortex-M3 or Cortex-M4 | Cortex-M33          | Cortex-M33 includes TrustZone, implemented in the SMU. For more information on Cortex-M33, see Arm's documentation.                                                                                                                                                                                                                                                                                             |

#### 6.2 Clock Management Unit (CMU)

The major changes are the on demand oscillators, synchrounous registers, and new oscillator names.

#### Table 6.2. CMU

| Series 1                                                                                                               | Series 2                                                                                                                | Notes                                                                                                                                                        |
|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| New Features                                                                                                           |                                                                                                                         |                                                                                                                                                              |
| _                                                                                                                      | FSRCO (20 MHz)                                                                                                          | The Fast Startup RC Oscillator is a fixed frequency, low energy oscillator with a short start up time. This oscillator is used after reset                   |
| _                                                                                                                      | PLL for HFRCO enables arbitrary clock frequency generation                                                              | See Reference Manual, for more information on DPLL                                                                                                           |
| Enhancements                                                                                                           |                                                                                                                         |                                                                                                                                                              |
| 1 MHz – 72 MHz HFRCO (1, 2,<br>4, 7, 13, 16, 19, 26, 32, 38, 48,<br>56, 64 and 72 MHz), HFRCO is<br>19 MHz after reset | 1 MHz – 80 MHz HFRCODPLL                                                                                                |                                                                                                                                                              |
| 1 MHz – 50 MHz AUXHFRCO<br>(1, 2, 4, 7, 13, 16, 19, 26, 32,<br>38, 48 and 50 MHz), AUXHFR-<br>CO is 19 MHz after reset | 1 MHz – 38 MHz HFRCOEM23                                                                                                | Oscillator is enabled on demand in energy modes EM2 and EM3                                                                                                  |
| DBGCLK                                                                                                                 | TRACECLK                                                                                                                | _                                                                                                                                                            |
| Three clocks (HFPERCLK,<br>HFPERBCLK, and<br>HFPERCCLK) drive all high-fre-<br>quency peripherals                      | Peripherals are asynchronous to<br>the main system clock (HCLK),<br>peripheral clocks requested by<br>peripheral EN bit |                                                                                                                                                              |
| HFPERCLK                                                                                                               | PCLK, LSPCLK, EM01GRPA                                                                                                  | EM01GRPA supports synchronous operation of timer and IADC.<br>LSPCLK saves power for peripherals that do not need the high-<br>est frequency clock available |
| LFA, LFE                                                                                                               | EM23GRPA, EM4GRPA                                                                                                       | Seperate clock selection for EM23 and EM4 peripherals. So<br>EM23 peripherals can use 32kHz clock, while EM4 peripherals<br>use 1kHz clock                   |

#### 6.3 Energy Management

#### 6.3.1 Energy Management Unit (EMU)

The major change is the new single EM4 energy mode.

#### Table 6.3. EMU

| Series 1                                                             | Series 2          | Notes                                                                                                                                                    |  |
|----------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Enhancements                                                         |                   |                                                                                                                                                          |  |
| EM4 splits in EM4H (Hibernate)<br>and EM4S (Shutoff) energy<br>modes | Single EM4 Mode   | EM4 mode with clock running is much lower power than EM4 hi-<br>bernate mode and EM4 mode with clocks shutdown is about the<br>same as EM4 shutdown mode |  |
| Limitations                                                          |                   |                                                                                                                                                          |  |
| _                                                                    | No DCDC converter |                                                                                                                                                          |  |

#### 6.3.2 Reset Management Unit (RMU)

The major change is configurable reset levels for Watchdog, Lockup, Pin, and System reset requests.

#### Table 6.4. RMU

| Series 1                                                                                                                                                                  | Series 2                                                                                                                                       | Notes |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| New Features                                                                                                                                                              |                                                                                                                                                |       |
| BOD reset cannot be masked                                                                                                                                                | All BODs can be individually en-<br>abled and masked                                                                                           | _     |
| Enhancement                                                                                                                                                               |                                                                                                                                                |       |
| Brown-out Detection (BOD) on<br>Analog Unregulated Power Do-<br>main (AVDD), Digital Unregula-<br>ted Power Domain (DVDD) and<br>Regulated Digital Domain (DE-<br>COUPLE) | Brown-out Detection (BOD) on<br>AVDD, IOVDD0, IOVDD1, DE-<br>COUPLE (under and over volt-<br>age), DVDD in EM0/EM1, and<br>DVDD in EM2/EM3/EM4 |       |

#### 6.4 Serial Interfaces

#### 6.4.1 Inter-Integrated Circuit Interface (I2C)

There are no major changes for the I2C module. Added revision register and enable register. There are some changes to register access modes from Series 1 to Series 2.

#### Table 6.5. I2C

| Series 1     | Series 2                                                       | Notes |
|--------------|----------------------------------------------------------------|-------|
| Enhancements |                                                                |       |
| _            | I2C0 available in EM0/EM1 and EM2/3, I2C1 available in EM0/EM1 | _     |

#### 6.4.2 Universal Synchronous Asynchronous Receiver/Transmitter (USART)

There are no major changes for the USART module.

#### 6.5 I/O Ports

#### 6.5.1 General Purpose Input/Output (GPIO)

The major change is the addition of the DBUS, and the lack of 5 V tolerant pins.

#### Table 6.6. GPIO

| Series 1           | Series 2                                                                    | Notes                                                                                                                         |
|--------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| New Features       |                                                                             |                                                                                                                               |
| _                  | DBUS                                                                        | DBUS is an any-to-any switch matrix that routes digital peripher-<br>als to pins<br>See reference manual for more information |
|                    |                                                                             |                                                                                                                               |
|                    |                                                                             |                                                                                                                               |
| _                  | Port C and Port D hold state in EM2/EM3                                     | —                                                                                                                             |
| 5 V tolerant pins. | No 5 V tolerant pins. All IO pins<br>have a max voltage of IOVDD +<br>0.3 V | _                                                                                                                             |

#### 6.6 Timers and Triggers

#### 6.6.1 Timer/Counter (TIMER)

The major change is TIMER0 supports 32-bit operation.

#### Table 6.7. TIMER

| Series 1                                            | Series 2                                                                         | Notes |
|-----------------------------------------------------|----------------------------------------------------------------------------------|-------|
| Enhancements                                        |                                                                                  |       |
| Some timers are 16 bit and some (WTIMER) are 32-bit | TIMER0 support 32-bit opera-<br>tion and TIMER 2/3/4 support<br>16-bit operation | _     |
| Limitation                                          |                                                                                  |       |
| Timers are synchronous                              | Timers use GRPA clock and can be synchronized                                    |       |

#### 6.6.2 Real Time Clock with Capture (RTCC)

The Real Time Counter and Calendar (RTCC) in Series 1 has been replaced by the Real Time Clock with Capture (RTCC) in Series 2.

#### Table 6.8. RTCC

| Series 1                            | Series 2                                           | Notes                                                                                           |
|-------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------|
| Limitations                         |                                                    |                                                                                                 |
| Hardware calendar mode              | No calendar mode                                   | -                                                                                               |
| 128 bytes of state retention<br>RAM | State retention RAM is no lon-<br>ger part of RTCC | BURAM provides 128 bytes of low power RAM that is retained in EM4                               |
| Operates down to EM4H               | RTCC is only available in EM0 to EM3               | In Series 2, RTCC is for EM23 and BURTC is for EM4 as BURTC has reduced EM4 current consumption |

#### 6.6.3 Low Energy Timer (LETIMER)

There are no major changes to LETIMER.

#### 6.6.4 Peripheral Reflex System (PRS)

The major change is the number of PRS channels, and dedicated synchronous and asynchronous signals.

#### Table 6.9. PRS

| Series 1              | Series 2                     | Notes                                                                                    |  |
|-----------------------|------------------------------|------------------------------------------------------------------------------------------|--|
| New Features          |                              |                                                                                          |  |
| 12 Sync/Async signals | 12 Async and 4 sync channels | Synchronous channel support synchronous operation of IADC with timer trigger in Series 2 |  |

#### 6.6.5 Watchdog Timer (WDOG)

A few minor changes for the WDOG module include the addition of a revision register and an enable register, and some changes in the register access modes from Series 1 to Series 2.

#### 6.7 Analog Interfaces

#### 6.7.1 Analog Comparator (ACMP)

A few minor changes for the ACMP module include the addition of a revision register and an enable register, and some changes in the register access modes from Series 1 to Series 2.

#### 6.7.2 Incremental Analog to Digital Converter (IADC)

The ADC peripheral has been replaced by the IADC peripheral, which has significant differences. See AN1189 and the reference manual for more information.

#### Table 6.10. IADC

| Series 1                         | Series 2                                                                               | Notes                                                                                        |  |
|----------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--|
| New Features                     |                                                                                        |                                                                                              |  |
|                                  | Multiple (2) configurations can<br>be specified and selected dur-<br>ing channel scans | Changing the configuration requires warming up the ADC again,<br>and requires a 5 us delay   |  |
| Enhancements                     |                                                                                        |                                                                                              |  |
| Traditional SAR ADC              | Incremental ADC is combination of SAR and Delta-Sigma                                  | EFR32MG21 supports 12 bit resolution at 1 Msps                                               |  |
| Limitations                      |                                                                                        |                                                                                              |  |
| ADC_CLK from 32 kHz to 16<br>MHz | ADC_CLK from 32 kHz to 10<br>MHz                                                       | For analog gain of 2x, 3x and 4x, the max ADC_CLK is 5 MHz, 3.3 MHz and 2.5 MHz respectively |  |

## 7. Revision History

#### **Revision 0.01**

February, 2019

Initial revision

Silicon Labs

# Simplicity Studio<sup>4</sup>



#### **Simplicity Studio**

One-click access to MCU and wireless tools, documentation, software, source code libraries & more. Available for Windows, Mac and Linux!







u ality

Support and Community community.silabs.com

#### Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Labs p

#### **Trademark Information**

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA

## http://www.silabs.com