# MB86R12 Application Note DDR3 Interface PCB Design Guideline

November, 2011 The 1.0 edition



# Preface

This guideline describes PCB design restrictions related to MB86R12 DDR3 interface signal wiring.

The contents of this document are subject to change without notice. Customers are advised to consult with sales representatives before ordering.

The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of FUJITSU SEMICONDUCTOR device; FUJITSU SEMICONDUCTOR does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. FUJITSU SEMICONDUCTOR assumes no liability for any damages whatsoever arising out of the use of the information.

Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of FUJITSU SEMICONDUCTOR or any third party or does FUJITSU SEMICONDUCTOR warrant non-infringement of any third-party's intellectual property right or other right by using such information. FUJITSU SEMICONDUCTOR assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein.

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).

Please note that FUJITSU SEMICONDUCTOR will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.

Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

Exportation/release of any products described in this document may require necessary procedures in accordance with the regulations of the Foreign Exchange and Foreign Trade Control Law of Japan and/or US export control laws.

The company names and brand names herein are the trademarks or registered trademarks of their respective owners.

All rights reserved, Copyright FUJITSU SEMICONDUCTOR LIMITED 2011

# **Revision History**

| Date       | Ver. | Contents     |
|------------|------|--------------|
| 2011/11/29 | 1.0  | Newly issued |

# Contents

| 1. | Flo   | or plan1                                             |
|----|-------|------------------------------------------------------|
| 2. | РС    | B laminating 2                                       |
| 3. | DD    | R3_SDRAM specifications                              |
| 4. | Sig   | nal design restrictions (DDR3 interface part) 4      |
| 2  | 4.1.  | Definition of signal line group                      |
| 2  | 4.2.  | General wiring restrictions                          |
| 4  | 4.3.  | Resistance                                           |
| 2  | 1.4.  | Terminal resistance/Damping resistance/Wire length   |
| 2  | 4.5.  | Wiring gap/Crosstalk                                 |
| 4  | 4.6.  | ZQ/ODT setting                                       |
| 4  | 4.7.  | Wiring topology                                      |
|    | 4.7.1 |                                                      |
|    | 4.7.2 |                                                      |
|    | 4.7.3 | ·····8·····8·····                                    |
|    | 4.7.4 | 4. Wiring topology diagram of MCNTL_Group/MCMD_Group |
| 5. | Ρο    | wer system design restrictions 13                    |
| 4  | 5.1.  | Number and capacity of bypass capacitor              |
| 4  | 5.2.  | Pull-out wiring condition                            |

# 1. Floor plan

Figure 1-1 shows the reference example of the floor plan of MB86R12 and connected DDR3 SDRAM devices.



Figure 1-1 Reference example of the floor plan of MB86R12 and DDR3 SDRAM devices

1

# 2. PCB laminating

This chapter shows the recommended laminating conditions of the PCB.

#### Figure 2-1 PCB laminating

#### Specified condition of wiring layer

- L1 and L8 are used as wiring and pull-out wiring layer of CLK.
- L3 and L6 are used as wiring layer of DQS, DQ, and CMD/ADD.
- L2 and L5 are used as power layer.
- L4 and L7 are used as GND layer.

# 3. DDR3\_SDRAM specifications

This chapter shows DDR3\_SDRAM that can be used for the DDR3 interface with MB86R12. If an alternative device fulfills the same requirements, it can also used.

Please note however, that if you use an alternative device, there may be differences concerning I/O quality which may require your attention. However, all I/O characteristics should be checked as could differ. Even if you use the device(s) listed below, you must refer to the specifications provided by the DRAM manufacturer for the confirmation of details (e.g. operating temperature conditions etc.).

Table 3-1 Recommended DDR3\_SDRAM

| Manufacturer     | Product name      | IBIS model name | Driver strength | Remarks                         |
|------------------|-------------------|-----------------|-----------------|---------------------------------|
| Micron           | MT41J128M16HA-15E | v69a_at.ibs     |                 | It has already been verified by |
| Technology, Inc. | (2Gb 1333Mbps)    |                 |                 | the transmission line analysis. |

# 4. Signal design restrictions (DDR3 interface part)

This chapter describes the signal wiring design restrictions for the DDR3 interface part.

## 4.1. Definition of signal line group

In order to make the requirements for wiring configurations described further on in this document easier to understand, the DDR3 interface signals are classified into the groups listed below.

| Wiring<br>preferential<br>order | Group name  | Pin name of MB86R12                     |
|---------------------------------|-------------|-----------------------------------------|
| 1                               | MCK_Group   | MCK, MXCK                               |
| 2                               | MDQS0_Group | MDQS0, MXDQS0                           |
|                                 | MDQS1_Group | MDQS1, MXDQS1                           |
|                                 | MDQS2_Group | MDQS2, MXDQS2                           |
|                                 | MDQS3_Group | MDQS3, MXDQS3                           |
| 3                               | MDQ0_Group  | MDQ0~MDQ7, MDM0                         |
|                                 | MDQ1_Group  | MDQ8~MDQ15, MDM1                        |
|                                 | MDQ2_Group  | MDQ16~MDQ23, MDM2                       |
|                                 | MDQ3_Group  | MDQ24~MDQ31, MDM3                       |
| 4                               | MCNTL_Group | MCKE, MXCS, MODT                        |
| 5                               | MCMD_Group  | MA0~MA14, MBA0~MBA2, MXCAS, MXRAS, MXWE |

Table 4-1 DDR3 interface signal grouping

#### 4.2. General wiring restrictions

This section describes the general wiring restrictions.

- It is recommended that signal wiring be designed to have the following characteristic impedance. Single impedance:  $50\Omega \pm 10\%$ 
  - Differential impedance:  $100\Omega \pm 10\%$
- Signal wiring on power layer and GND layer should be sufficient width to guarantee the flow of return current. (Signal line should be wired on the same power group or GND group. It must not cross over other power and GND groups.)
- Please use parallel wiring for the positive and negative signals of the differential MCK\_Group and MDQSx\_Group signals. In addition, also take care that the position and number of layer vias is the same.
- The following groups must wire the same layer respectively, and the number of layer transfer vias must become the same, too.

MDQS0\_Group and MDQ0\_Group MDQS1\_Group and MDQ1\_Group MDQS2\_Group and MDQ2\_Group MDQS3\_Group and MDQ3\_Group

There are no restrictions to the number of layer transfer vias for other signals, but use a minimum possible.

• When using meander wiring layouts for signal delay, crosstalk may occur and the delay value reduced, therefore having wider spacing between wirings is recommended. The recommended wire spacing is about five times the wiring width.



Bevelled corners used in order to reduce signal reflections

#### Figure 4-1 Meander wiring

The recommended conditions and the simulation waveform which are described further on in this document are valid under the above conditions.

If your design greatly differs from the above conditions, then please run a simulation on your wiring.

#### 4.3. Resistance

- Resistors described in this guideline should be generally selected from the E12 series. E12 series: 10, 12, 15, 18, 22, 27, 33, 39, 47, 56, 68, 82
- The following resistance tolerance values should be used (according to the resistance type): Terminal resistance: under ±5% Divider resistance for VREF: under ±1%

#### 4.4. Terminal resistance/Damping resistance/Wire length

Table 4-2 shows the recommended resistance value and wire length for each group. The wiring topology diagram relevant to this section is shown in "4.7. Wiring topology".

| No. | Group name  | External terminal<br>resistance value<br>(Rt)                     | Damping<br>resistance value<br>(Rd) | Wire length from<br>MB86R12 output to<br>SDRAM input | Internal group approved<br>wire length variation |
|-----|-------------|-------------------------------------------------------------------|-------------------------------------|------------------------------------------------------|--------------------------------------------------|
| 1   | MCK_Group   | $39\Omega \times 2$<br>0.1µF capacitor × 1<br>(Refer to "4.7.1.") | N/A                                 | Refer to "4.7.1."                                    | Meet the conditions of "4.7.1."                  |
| 2   | MDQSx_Group | N/A                                                               | N/A                                 | Refer to "4.7.2."                                    | Meet the conditions of "4.7.2."                  |
| 3   | MDQx_Group  | N/A                                                               | N/A                                 | Refer to "4.7.3."                                    | Meet the conditions of "4.7.3."                  |
| 4   | MCNTL_Group | 39Ω                                                               | N/A                                 | Refer to "4.7.4."                                    | Meet the conditions of "4.7.4."                  |
| 5   | MCMD_Group  | 39Ω                                                               | N/A                                 | Refer to "4.7.4."                                    | Meet the conditions of "4.7.4."                  |

 Table 4-2
 Resistance value and wire length list

### 4.5. Wiring gap/Crosstalk

Please keep to the wiring configurations shown below in order to avoid malfunctions and deteriorated signal integrity due to crosstalk.

(1) The recommended gap for wiring within MDQx\_Group and MCMD\_Group groups should be over  $300\mu m$ .



Figure 4-2 Gap for wiring within MDQx\_Group and MCMD\_Group

(2) The gap for wiring with other groups should be over  $300\mu m$ .



Figure 4-3 Gap for wiring of other signal groups

(3) Differential wiring signals of MCK\_Group and MDQSx\_Group should use a wiring gap of over 500µm to other signals.

If it is difficult to guarantee a gap above  $500\mu m$ , separate the wire from other signals using a GND area. However, please take the consequent decrease of the wiring impedance into consideration.



Figure 4-4 Gap for wiring between signal in MCK\_Group/MDQSx\_Group and other signals

### 4.6. ZQ/ODT setting

Table 4-3 shows the ZQ setting conditions.

#### Table 4-3ZQ setting conditions

| Group name  | Output impedance of MB86R12 I/O (RON) | ZQ setting of MB86R12                                 |
|-------------|---------------------------------------|-------------------------------------------------------|
| MCK_Group   | $40\Omega$                            |                                                       |
| MDQSx_Group | 48Ω                                   |                                                       |
| MDQx_Group  | 48()                                  | Perform the ZQ calibration, and set it automatically. |
| MCNTL_Group | 60Ω                                   |                                                       |
| MCMD_Group  | 60Ω                                   |                                                       |

Table 4-4 shows the recommended ODT setting conditions for MDQSx\_Group and MDQx\_Group signals.

#### Table 4-4ODT setting conditions

| Operating condition  | MB86R12 | DDR3_SDRAM |
|----------------------|---------|------------|
| Write to DDR3_SDRAM  | Off     | 60Ω        |
| Read from DDR3_SDRAM | 40Ω     | Off        |

### 4.7. Wiring topology

This section illustrates the recommended wiring topology of each group.

#### 4.7.1. Wiring topology diagram of MCK\_Group



Figure 4-5 Wiring topology diagram of MCK\_Group

#### 4.7.2. Wiring topology diagram of MDQSx\_Group



- In wiring, the L3/L6 layer is assumption.

- Wire length doesn't contain the length of the via.

#### Figure 4-6 Wiring topology diagram of MDQSx\_Group

#### 4.7.3. Wiring topology diagram of MDQx\_Group



- In wiring, the L3/L6 layer is assumption.

- Wire length doesn't contain the length of the via.

| 5.1±2<br>2.0±2<br>0.9±2<br>4.5±2<br>2.7±2 |
|-------------------------------------------|
| 2.0±2<br>0.9±2<br>4.5±2                   |
| 2.0±2<br>0.9±2<br>4.5±2                   |
| 0.9±2<br>4.5±2                            |
| 4.5±2                                     |
|                                           |
| 2.7+2                                     |
|                                           |
| 4.1±2                                     |
| 4.8±2                                     |
| 3.3±2                                     |
| 2.5±2                                     |
| 4.7±2                                     |
| 3.2±2                                     |
| 1.3±2                                     |
| 5.9±2                                     |
| 3.4±2                                     |
| 6.6±2                                     |
| 3.9±2                                     |
| 5.0±2                                     |
| 6.4±2                                     |
|                                           |

Wire length of each DQ signal

Note 1) The DQ signal can be shuffled in byte.

Figure 4-7 Wiring topology diagram of MDQx\_Group

#### 4.7.4. Wiring topology diagram of MCNTL\_Group/MCMD\_Group



Figure 4-8 Wiring topology diagram of MCNTL\_Group/MCMD\_Group

### 5. Power system design restrictions

This chapter describes the power system design restrictions for the DDR3 interface part of MB86R12.

### 5.1. Number and capacity of bypass capacitor

Table 5-1 shows recommended number of bypass capacitors for the high frequency noise removal for which mounting is necessary directly under MB86R12.

| Pin name of<br>MB86R12 | Power supply<br>voltage | Recommended number of<br>bypass capacitors<br>0.1µF | Remarks            |
|------------------------|-------------------------|-----------------------------------------------------|--------------------|
| DDRVDE                 | 1.5V                    | 18                                                  | For DDR3 interface |
| VSS                    | 0V                      | -                                                   |                    |

 Table 5-1
 Recommended number of bypass capacitors

- If capacity is a value close to  $0.1\mu$ F ( $0.22\mu$ F etc. for instance), the bypass capacitor can be used.
- Place the  $0.1\mu$ F capacitor as close as possible to the power/GND pins of MB86R12 (refer to "5.2. Pull-out wiring condition").
- For the 0.1 $\mu$ F capacitor, we recommend the use of ceramic capacitors of under size 1005 (1.0mm  $\times$  0.5mm).

In addition, use low ESL (Equivalent Series Inductance) value components where possible in order to decrease noise.

- Mount a high-capacity capacitor for the low frequency if needed. One  $100\mu$ F is recommended to be used for the current variation of 1A only as a guide.
- Verify your board design by simulations and measurements if you can not mount capacitors of the above number.

### 5.2. Pull-out wiring condition

This section shows the example of mounting the bypass capacitor for the high frequency noise removal. Be sure to meet the following pull-out wiring conditions to reduce the inductance value by wiring and to reduce the noise. If it doesn't meet these conditions, widen the wire width as much as possible, and shorten the wire length.

Note 1) There is no problem even if the Chip on Via method without the pull-out wiring is used.



Figure 5-1 Example of mounting a bypass capacitor

