#### **MIPS** Pipeline

- Five stages, one step per stage
- 1. IF: Instruction fetch from memory
- 2. ID: Instruction decode & register read
- 3. EX: Execute operation or calculate address
- 4. MEM: Access memory operand
- 5. WB: Write result back to register



#### **Pipeline Performance**

- Assume time for stages is
  - 100ps for register read or write
  - 200ps for other stages
- Compare pipelined datapath with single-cycle datapath

| Instr    | Instr fetch | Register<br>read | ALU op | Memory<br>access | Register<br>write | Total time |  |
|----------|-------------|------------------|--------|------------------|-------------------|------------|--|
| lw       | 200ps       | 100 ps           | 200ps  | 200ps            | 100 ps            | 800ps      |  |
| SW       | 200ps       | 100 ps           | 200ps  | 200ps            |                   | 700ps      |  |
| R-format | 200ps       | 100 ps           | 200ps  |                  | 100 ps            | 600ps      |  |
| beq      | 200ps       | 100 ps           | 200ps  |                  |                   | 500ps      |  |



#### **Pipeline Performance**



Chapter 4 — The Processor — 3

## **Pipeline Speedup**

- If all stages are balanced
  - i.e., all take the same time
  - Time between instructions<sub>pipelined</sub>
    - = Time between instructions<sub>nonpipelined</sub> Number of stages
- If not balanced, speedup is less
- Speedup due to increased throughput
  - Latency (time for each instruction) does not decrease



# **Pipelining and ISA Design**

- MIPS ISA designed for pipelining
  - All instructions are 32-bits
    - Easier to fetch and decode in one cycle
    - c.f. x86: 1- to 17-byte instructions
  - Few and regular instruction formats
    - Can decode and read registers in one step
  - Load/store addressing
    - Can calculate address in 3<sup>rd</sup> stage, access memory in 4<sup>th</sup> stage
  - Alignment of memory operands
    - Memory access takes only one cycle



#### Hazards

- Situations that prevent starting the next instruction in the next cycle
- Structure hazards
  - A required resource is busy
- Data hazard
  - Need to wait for previous instruction to complete its data read/write
- Control hazard
  - Deciding on control action depends on previous instruction

#### **Structure Hazards**

- Conflict for use of a resource In MIPS pipeline with a single memory
  - Load/store requires data access
  - Instruction fetch would have to stall for that cycle
    - Would cause a pipeline "bubble"
- Hence, pipelined datapaths require separate instruction/data memories
  - Or separate instruction/data caches



#### **Data Hazards**

- An instruction depends on completion of data access by a previous instruction
  - add \$s0, \$t0, \$t1
    sub \$t2, \$s0, \$t3



# Forwarding (aka Bypassing)

Use result when it is computed

- Don't wait for it to be stored in a register
- Requires extra connections in the datapath





#### Load-Use Data Hazard

Can't always avoid stalls by forwardingIf value not computed when needed

Can't forward backward in time!





#### **Code Scheduling to Avoid Stalls**

- Reorder code to avoid use of load result in the next instruction
- C code for A = B + E; C = B + F;



#### **Control Hazards**

- Branch determines flow of control
  - Fetching next instruction depends on branch outcome
  - Pipeline can't always fetch correct instruction
     Still working on ID stage of branch
- In MIPS pipeline
  - Need to compare registers and compute target early in the pipeline
  - Add hardware to do it in ID stage



#### **Stall on Branch**

# Wait until branch outcome determined before fetching next instruction





#### **Branch Prediction**

- Longer pipelines can't readily determine branch outcome early
  - Stall penalty becomes unacceptable
- Predict outcome of branch
  - Only stall if prediction is wrong
- In MIPS pipeline
  - Can predict branches not taken
  - Fetch instruction after branch, with no delay



#### **MIPS with Predict Not Taken**



#### Chapter 4 — The Processor — 15

#### **More-Realistic Branch Prediction**

- Static branch prediction
  - Based on typical branch behavior
  - Example: loop and if-statement branches
    - Predict backward branches taken
    - Predict forward branches not taken
- Dynamic branch prediction
  - Hardware measures actual branch behavior
    - e.g., record recent history of each branch
  - Assume future behavior will continue the trend
    - When wrong, stall while re-fetching, and update history



## **Pipeline Summary**

#### **The BIG Picture**

- Pipelining improves performance by increasing instruction throughput
  - Executes multiple instructions in parallel
  - Each instruction has the same latency
- Subject to hazards
  - Structure, data, control
- Instruction set design affects complexity of pipeline implementation

#### **MIPS Pipelined Datapath**



#### **Pipeline registers**

Need registers between stages
 To hold information produced in previous cycle



## **Pipeline Operation**

Cycle-by-cycle flow of instructions through the pipelined datapath

- "Single-clock-cycle" pipeline diagram
  - Shows pipeline usage in a single cycle
  - Highlight resources used
- c.f. "multi-clock-cycle" diagram

Graph of operation over time

We'll look at "single-clock-cycle" diagrams for load & store



#### IF for Load, Store, ...



#### ID for Load, Store, ...



#### **EX for Load**

R C



Chapter 4 — The Processor — 23

#### **MEM for Load**



#### **WB for Load**



#### **Corrected Datapath for Load**



#### **EX for Store**

R C



Chapter 4 — The Processor — 27

#### **MEM for Store**









### Multi-Cycle Pipeline Diagram

#### Form showing resource usage



## **Multi-Cycle Pipeline Diagram**

#### Traditional form

|         |                                               | Time (in             | clock cycle          | es) ——               |                    |                |                |            |            | ►    |
|---------|-----------------------------------------------|----------------------|----------------------|----------------------|--------------------|----------------|----------------|------------|------------|------|
|         |                                               | CC 1                 | CC 2                 | CC 3                 | CC 4               | CC 5           | CC 6           | CC 7       | CC 8       | CC 9 |
| e:<br>o | rogram<br>xecution<br>rder<br>n instructions) |                      |                      |                      |                    |                |                |            |            |      |
|         | lw \$10, 20(\$1)                              | Instruction<br>fetch | Instruction decode   | Execution            | Data<br>access     | Write back     |                |            |            |      |
|         | sub \$11, \$2, \$3                            |                      | Instruction<br>fetch | Instruction decode   | Execution          | Data<br>access | Write back     |            |            |      |
|         | add \$12, \$3, \$4                            |                      |                      | Instruction<br>fetch | Instruction decode | Execution      | Data<br>access | Write back |            |      |
|         | lw \$13, 24(\$1)                              |                      |                      |                      | Instruction        | Instruction    | Execution      | Data       | Write back |      |

fetch

decode

Instruction

fetch

Instruction

decode

access

Execution

Data

access



add \$14, \$5, \$6

Chapter 4 — The Processor — 31

Write back

# Single-Cycle Pipeline Diagram

#### State of pipeline in a given cycle



Chapter 4 — The Processor — 32

## **Pipelined Control (Simplified)**



Chapter 4 — The Processor — 33

#### **Pipelined Control**

Control signals derived from instructionAs in single-cycle implementation





#### **Pipelined Control**



#### **Data Hazards in ALU Instructions**

#### Consider this sequence:

- sub \$2, \$1,\$3
  and \$12,\$2,\$5
  or \$13,\$6,\$2
  add \$14,\$2,\$2
  sw \$15,100(\$2)
- We can resolve hazards with forwarding
  How do we detect when to forward?



# **Dependencies & Forwarding**



### **Detecting the Need to Forward**

Pass register numbers along pipeline

- e.g., ID/EX.RegisterRs = register number for Rs sitting in ID/EX pipeline register
- ALU operand register numbers in EX stage are given by
  - ID/EX.RegisterRs, ID/EX.RegisterRt
  - Data hazards when
    - 1a. EX/MEM.RegisterRd = ID/EX.RegisterRs
      1b. EX/MEM.RegisterRd = ID/EX.RegisterRt
      2a. MEM/WB.RegisterRd = ID/EX.RegisterRs
    - 2b. MEM/WB.RegisterRd = ID/EX.RegisterRt



pipeline req

### **Detecting the Need to Forward**

- But only if forwarding instruction will write to a register!
  - EX/MEM.RegWrite, MEM/WB.RegWrite
- And only if Rd for that instruction is not \$zero
  - EX/MEM.RegisterRd ≠ 0, MEM/WB.RegisterRd ≠ 0



# **Forwarding Paths**



b. With forwarding



# **Forwarding Conditions**

- EX hazard
  - if (EX/MEM.RegWrite and (EX/MEM.RegisterRd ≠ 0) and (EX/MEM.RegisterRd = ID/EX.RegisterRs)) ForwardA = 10
  - if (EX/MEM.RegWrite and (EX/MEM.RegisterRd ≠ 0) and (EX/MEM.RegisterRd = ID/EX.RegisterRt)) ForwardB = 10
- MEM hazard
  - if (MEM/WB.RegWrite and (MEM/WB.RegisterRd ≠ 0) and (MEM/WB.RegisterRd = ID/EX.RegisterRs)) ForwardA = 01
  - if (MEM/WB.RegWrite and (MEM/WB.RegisterRd ≠ 0) and (MEM/WB.RegisterRd = ID/EX.RegisterRt)) ForwardB = 01



### **Double Data Hazard**

#### Consider the sequence:

add \$1,\$1,\$2 add \$1,\$1,\$3 add \$1,\$1,\$4

- Both hazards occur
  - Want to use the most recent
- Revise MEM hazard condition
  - Only fwd if EX hazard condition isn't true



### **Revised Forwarding Condition**

- MEM hazard
  - if (MEM/WB.RegWrite and (MEM/WB.RegisterRd  $\neq$  0)

and not (EX/MEM.RegWrite and (EX/MEM.RegisterRd ≠ 0) and (EX/MEM.RegisterRd = ID/EX.RegisterRs)) and (MEM/WB.RegisterRd = ID/EX.RegisterRs))

ForwardA = 01

 if (MEM/WB.RegWrite and (MEM/WB.RegisterRd ≠ 0) and not (EX/MEM.RegWrite and (EX/MEM.RegisterRd ≠ 0) and (EX/MEM.RegisterRd = ID/EX.RegisterRt)) and (MEM/WB.RegisterRd = ID/EX.RegisterRt)) ForwardB = 01



# **Datapath with Forwarding**



### Load-Use Data Hazard



### **Load-Use Hazard Detection**

- Check when using instruction is decoded in ID stage
- ALU operand register numbers in ID stage are given by
  - IF/ID.RegisterRs, IF/ID.RegisterRt
- Load-use hazard when
  - ID/EX.MemRead and ((ID/EX.RegisterRt = IF/ID.RegisterRs) or (ID/EX.RegisterRt = IF/ID.RegisterRt))
- If detected, stall and insert bubble

# How to Stall the Pipeline

- Force control values in ID/EX register to 0
  - EX, MEM and WB do nop (no-operation)
- Prevent update of PC and IF/ID register
  - Using instruction is decoded again
  - Following instruction is fetched again
  - I-cycle stall allows MEM to read data for Tw
    - Can subsequently forward to EX stage



# **Stall/Bubble in the Pipeline**



## **Stall/Bubble in the Pipeline**



### **Datapath with Hazard Detection**



## **Stalls and Performance**

#### **The BIG Picture**

Stalls reduce performance
But are required to get correct results
Compiler can arrange code to avoid hazards and stalls

Requires knowledge of the pipeline structure



### **Branch Hazards**

#### If branch outcome determined in MEM



# **Reducing Branch Delay**

- Move hardware to determine outcome to ID stage
  - Target address adder
  - Register comparator
- Example: branch taken

| 36: | sub | \$10,  | \$4,   | \$8 |
|-----|-----|--------|--------|-----|
| 40: | beq | \$1,   | \$3,   | 7   |
| 44: | and | \$12,  | \$2,   | \$5 |
| 48: | or  | \$13,  | \$2,   | \$6 |
| 52: | add | \$14,  | \$4,   | \$2 |
| 56: | slt | \$15,  | \$6,   | \$7 |
|     |     |        |        |     |
| 72: | ٦w  | \$4, ! | 50(\$2 | 7)  |

### **Example: Branch Taken**



### **Example: Branch Taken**



### **Data Hazards for Branches**

If a comparison register is a destination of 2<sup>nd</sup> or 3<sup>rd</sup> preceding ALU instruction



#### Can resolve using forwarding



### **Data Hazards for Branches**

- If a comparison register is a destination of preceding ALU instruction or 2<sup>nd</sup> preceding load instruction
  - Need 1 stall cycle





# **Data Hazards for Branches**

If a comparison register is a destination of immediately preceding load instruction Need 2 stall cycles





# **Dynamic Branch Prediction**

- In deeper and superscalar pipelines, branch penalty is more significant
- Use dynamic prediction
  - Branch prediction buffer (aka branch history table)
  - Indexed by recent branch instruction addresses
  - Stores outcome (taken/not taken)
  - To execute a branch
    - Check table, expect the same outcome
    - Start fetching from fall-through or target
    - If wrong, flush pipeline and flip prediction



# **1-Bit Predictor: Shortcoming**

Inner loop branches mispredicted twice!



- Mispredict as taken on last iteration of inner loop
- Then mispredict as not taken on first iteration of inner loop next time around

### **2-Bit Predictor**

# Only change prediction on two successive mispredictions



# **Calculating the Branch Target**

- Even with predictor, still need to calculate the target address
  - 1-cycle penalty for a taken branch
- Branch target buffer
  - Cache of target addresses
  - Indexed by PC when instruction fetched
    - If hit and instruction is branch predicted taken, can fetch target immediately



# **Exceptions and Interrupts**

- "Unexpected" events requiring change in flow of control
  - Different ISAs use the terms differently
- Exception
  - Arises within the CPU
    - e.g., undefined opcode, overflow, syscall, …
  - Interrupt
    - From an external I/O controller
- Dealing with them without sacrificing performance is hard



# **Handling Exceptions**

- In MIPS, exceptions managed by a System Control Coprocessor (CP0)
- Save PC of offending (or interrupted) instruction
   In MIPS: Exception Program Counter (EPC)
  - Save indication of the problem
    - In MIPS: Cause register
    - We'll assume 1-bit
      - 0 for undefined opcode, 1 for overflow
- Jump to handler at 8000 00180



### **Handler Actions**

- Read cause, and transfer to relevant handler
- Determine action required
- If restartable
  - Take corrective action
  - use EPC to return to program
  - Otherwise
    - Terminate program
    - Report error using EPC, cause, …



# **Exceptions in a Pipeline**

- Another form of control hazard
- Consider overflow on add in EX stage add \$1, \$2, \$1
  - Prevent \$1 from being clobbered
  - Complete previous instructions
  - Flush add and subsequent instructions
  - Set Cause and EPC register values
  - Transfer control to handler
- Similar to mispredicted branch
  - Use much of the same hardware

# **Speculation**

- "Guess" what to do with an instruction
  - Start operation as soon as possible
  - Check whether guess was right
    - If so, complete the operation
    - If not, roll-back and do the right thing
- Common to static and dynamic multiple issue

#### Examples

- Speculate on branch outcome
  - Roll back if path taken is different
- Speculate on load
  - Roll back if location is updated



### **Compiler/Hardware Speculation**

- Compiler can reorder instructions
  - e.g., move load before branch
  - Can include "fix-up" instructions to recover from incorrect guess
- Hardware can look ahead for instructions to execute
  - Buffer results until it determines they are actually needed
  - Flush buffers on incorrect speculation



# **Static Multiple Issue**

- Compiler groups instructions into "issue packets"
- Group of instructions that can be issued on a single cycle
- Determined by pipeline resources required
- Think of an issue packet as a very long instruction
  - Specifies multiple concurrent operations
  - $\Rightarrow$  Very Long Instruction Word (VLIW)



### **Scheduling Static Multiple Issue**

- Compiler must remove some/all hazards
  - Reorder instructions into issue packets
  - No dependencies with a packet
  - Possibly some dependencies between packets
    - Varies between ISAs; compiler must know!
  - Pad with nop if necessary



# **MIPS with Static Dual Issue**

- Two-issue packets
  - One ALU/branch instruction
  - One load/store instruction
  - 64-bit aligned
    - ALU/branch, then load/store
    - Pad an unused instruction with nop

| Address | Instruction type | Pipeline Stages |    |    |     |     |     |    |  |
|---------|------------------|-----------------|----|----|-----|-----|-----|----|--|
| n       | ALU/branch       | IF              | ID | EX | MEM | WB  |     |    |  |
| n + 4   | Load/store       | ŀF              | ID | EX | MEM | WB  |     |    |  |
| n + 8   | ALU/branch       |                 | IF | ID | EX  | MEM | WB  |    |  |
| n + 12  | Load/store       |                 | IF | ID | EX  | MEM | WB  |    |  |
| n + 16  | ALU/branch       |                 |    | IF | ID  | EX  | MEM | WB |  |
| n + 20  | Load/store       |                 |    | IF | ID  | EX  | MEM | WB |  |

### **MIPS with Static Dual Issue**



## Hazards in the Dual-Issue MIPS

- More instructions executing in parallel
- EX data hazard
  - Forwarding avoided stalls with single-issue
  - Now can't use ALU result in load/store in same packet
    - add \$t0, \$s0, \$s1 load \$s2, 0(\$t0)
    - Split into two packets, effectively a stall
- Load-use hazard
  - Still one cycle use latency, but now two instructions
- More aggressive scheduling required



# **Scheduling Example**

### Schedule this for dual-issue MIPS

| Loop: | ٦w   | \$t0, | 0(\$s1)           |   | <pre>\$t0=array element</pre> |  |  |
|-------|------|-------|-------------------|---|-------------------------------|--|--|
|       | addu | \$t0, | <b>\$t0, \$s2</b> | # | add scalar in \$s2            |  |  |
|       | SW   | \$t0, | 0(\$s1)           | # | store result                  |  |  |
|       | addi | \$s1, | \$s1,-4           |   | decrement pointer             |  |  |
|       | bne  | \$s1, | \$zero, Loop      | # | branch \$s1!=0                |  |  |

|       | ALU/branch                           | Load/store       | cycle |
|-------|--------------------------------------|------------------|-------|
| Loop: | пор                                  | lw \$t0, 0(\$s1) | 1     |
|       | addi <mark>\$s1</mark> , \$s1,-4     | nop              | 2     |
|       | addu \$t0, \$t0, \$s2                | nop              | 3     |
|       | bne <mark>\$s1</mark> , \$zero, Loop | sw \$t0, 4(\$s1) | 4     |

IPC = 5/4 = 1.25 (c.f. peak IPC = 2)

# **Loop Unrolling**

Replicate loop body to expose more parallelism

- Reduces loop-control overhead
- Use different registers per replication
  - Called "register renaming"
  - Avoid loop-carried "anti-dependencies"
    - Store followed by a load of the same register
    - Aka "name dependence"
      - Reuse of a register name



# Loop Unrolling Example

|       | ALU/branch                           | Load/store        | cycle |
|-------|--------------------------------------|-------------------|-------|
| Loop: | addi <mark>\$s1</mark> , \$s1,-16    | lw \$t0, 0(\$s1)  | 1     |
|       | nop                                  | lw \$t1, 12(\$s1) | 2     |
|       | addu \$t0, \$t0, \$s2                | lw \$t2, 8(\$s1)  | 3     |
|       | addu \$t1, \$t1, \$s2                | lw \$t3, 4(\$s1)  | 4     |
|       | addu \$t2, \$t2, \$s2                | sw \$t0, 16(\$s1) | 5     |
|       | addu \$t3, \$t4, \$s2                | sw \$t1, 12(\$s1) | 6     |
|       | nop                                  | sw \$t2, 8(\$s1)  | 7     |
|       | bne <mark>\$s1</mark> , \$zero, Loop | sw \$t3, 4(\$s1)  | 8     |

### IPC = 14/8 = 1.75

Closer to 2, but at cost of registers and code size

# **Dynamic Multiple Issue**

"Superscalar" processors CPU decides whether to issue 0, 1, 2, ... each cycle

- Avoiding structural and data hazards
- Avoids the need for compiler scheduling
  - Though it may still help
  - Code semantics ensured by the CPU



# **Speculation**

Predict branch and continue issuing

- Don't commit until branch outcome determined
- Load speculation
  - Avoid load and cache miss delay
    - Predict the effective address
    - Predict loaded value
    - Load before completing outstanding stores
    - Bypass stored values to load unit
  - Don't commit load until speculation cleared



# Why Do Dynamic Scheduling?

Why not just let the compiler schedule code? Not all stalls are predicable

- e.g., cache misses
- Can't always schedule around branches
  - Branch outcome is dynamically determined
- Different implementations of an ISA have different latencies and hazards



# **Does Multiple Issue Work?**

#### **The BIG Picture**

- Yes, but not as much as we'd like
- Programs have real dependencies that limit ILP
- Some dependencies are hard to eliminate
  - e.g., pointer aliasing
- Some parallelism is hard to expose
  - Limited window size during instruction issue
- Memory delays and limited bandwidth
  - Hard to keep pipelines full
- Speculation can help if done well

# **Power Efficiency**

Complexity of dynamic scheduling and speculations requires power

Multiple simpler cores may be better

| Microprocessor | Year | Clock Rate | Pipeline<br>Stages | lssue<br>width | Out-of-order/<br>Speculation | Cores | Power |
|----------------|------|------------|--------------------|----------------|------------------------------|-------|-------|
| i486           | 1989 | 25MHz      | 5                  | 1              | No                           | 1     | 5W    |
| Pentium        | 1993 | 66MHz      | 5                  | 2              | No                           | 1     | 10W   |
| Pentium Pro    | 1997 | 200MHz     | 10                 | 3              | Yes                          | 1     | 29W   |
| P4 Willamette  | 2001 | 2000MHz    | 22                 | 3              | Yes                          | 1     | 75W   |
| P4 Prescott    | 2004 | 3600MHz    | 31                 | 3              | Yes                          | 1     | 103W  |
| Core           | 2006 | 2930MHz    | 14                 | 4              | Yes                          | 2     | 75W   |
| UltraSparc III | 2003 | 1950MHz    | 14                 | 4              | No                           | 1     | 90W   |
| UltraSparc T1  | 2005 | 1200MHz    | 6                  | 1              | No                           | 8     | 70W   |



## The Opteron X4 Microarchitecture



# **The Opteron X4 Pipeline Flow**

### For integer operations



- FP is 5 stages longer
- Up to 106 RISC-ops in progress
- Bottlenecks
  - Complex instructions with long dependencies
  - Branch mispredictions
  - Memory access delays

## **Fallacies**

- Pipelining is easy (!)
  - The basic idea is easy
  - The devil is in the details
    - e.g., detecting data hazards
  - Pipelining is independent of technology
    - So why haven't we always done pipelining?
    - More transistors make more advanced techniques feasible
    - Pipeline-related ISA design needs to take account of technology trends
      - e.g., predicated instructions

