#### Contents

DC Biasing of BJTs

DC Biasing of BJTs

Three States of Operation

BJT DC Analysis

DC Biasing Circuits

Fixed-Bias Circuit

Emitter-Stabilized Bias Circuit

Voltage Divider Bias Circuit

DC Bias with Voltage Feedback

Various Different Bias Circuits

pnp Transistors

Bias Stabilization

Stability Factors

Stability of Transistor Circuits with Active Components

**Practical Applications** 

Relay Driver

Transistor Switch

Transistor Switching Networks

Logic Gates

Current Mirror

Voltage Level Indicator

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

ELE230 Electronics I

15-Mar-2017

1 / 59

DC Biasing of BJTs DC Biasing of BJTs

# **DC** Biasing

Biasing refers to the DC voltages applied to the transistor to put it into **active mode**, so that it can amplify the AC signal.

The DC input establishes an **operating point** or quiescent point called the Q-point.

Proper DC biasing should try to set the Q-point towards the middle of active region, e.g., Point B in the figure below.



Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017

#### Three States of Operation

Proper DC biasing sets the BJT transistor into the **active state**, so that it can amplify the AC signal. Let us remember the states of the transistor:

- Active: Operating state of the amplifier:  $I_C = \beta I_B$ .
  - Base-Emitter (BE) junction: **forward-biased** (ON).
  - $\blacksquare$  Base-Collector (BC) junction: reverse-biased (OFF).
- ▶ Cut-Off: The amplifier is basically off. There is no current, i.e.,  $I_C = I_B = I_E = 0$  A.
  - Base-Emitter (BE) junction: reverse-biased (OFF).
  - $\blacksquare$  Base-Collector (BC) junction: reverse-biased (OFF).
- ▶ Saturation: The amplifier is saturated. Voltages are fixed, e.g.,  $V_{CE} = V_{CE(sat)} \cong 0 \, \text{V}$ . Output is distorted, i.e., not the same shape as the input waveform.
  - $\blacksquare$  Base-Emitter (BE) junction: **forward-biased** (ON).
  - $\blacksquare$  Base-Collector (BC) junction: forward-biased (ON).

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017 3 / 59

DC Biasing of BJTs BJT DC Analysis

#### **BJT DC Analysis**

- 1. Draw the DC equivalent circuit (signal frequency is zero, i.e., f=0)
  - a) Capacitors are open circuit, i.e.,  $X_C \to \infty$ .
  - b) Kill the AC power sources (short-circuit AC voltage sources and open-circuit AC current sources).
  - c) Inductors are short circuit or replaced by their DC resistance (winding resistance) if given, i.e.,  $X_L \to 0$ .
- 2. Write KVL for the loop which contains BE junction
  - a) Take  $V_{BE}=V_{BE(ON)}$  to ensure the transistor is ON (or not in the cut-off state). Note: For a pnp transistor,  $V_{EB}=V_{BE(ON)}$ .
  - b) Determine the base current  $I_{BQ}$  (or emitter current  $I_{EQ}$ ).
- 3. Write KVL for the loop which contains CE terminals
  - a) Assume the transistor is in the active state and take  $I_{CQ} = \beta I_{BQ}$  (or  $I_{CQ} = \alpha I_{EQ}$ ).
  - b) Calculate  $V_{CEO}$ .
  - c) If  $V_{CEQ} \leq V_{CE(sat)}$  then the transistor is in the saturation (SAT) state (i.e.,  $I_{CQ} \neq \beta I_{BQ}$ ), so take  $V_{CEQ} = V_{CE(sat)}$  and recalculate  $I_{CQ}$ .

NOTE: Normally, a BJT should not be in the saturation state if it is used as an amplifier.

# **DC** Biasing Circuits

Most common four common-emitter biasing circuits are given below

- 1. Fixed-Bias Circuit
- 2. Emitter-Stabilized Bias Circuit
- 3. Voltage Divider Bias Circuit
- 4. DC Bias with Voltage Feedback

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

ELE230 Electronics I

 $15\text{-}\mathsf{Mar}\text{-}2017$ 

5 / 59

DC Biasing of BJTs DC Biasing Circuits

#### Fixed-Bias Circuit

Fixed-bias circuit is given below



Let us start DC analysis by drawing the DC equivalent circuit as shown below



Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

ELE230 Electronics I

15-Mar-2017

#### **Base-Emitter Loop**

Let us continue with the  $BE\ \mathsf{loop}\ \mathsf{shown}\ \mathsf{below}$ 



Writing KVL on the  $BE\ \mathsf{loop}$ 

$$V_{CC} - I_B R_B - V_{BE} = 0$$

and given  $V_{BE} = V_{BE(O\!N)}$ , we obtain  $I_{BQ}$  as

$$I_{BQ} = \frac{V_{CC} - V_{BE(ON)}}{R_B}$$

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017 7 / 59

DC Biasing of BJTs DC Biasing Circuits

## Collector-Emitter Loop

Let us continue with the CE loop shown below



Writing KVL on the CE loop (i.e., DC load-line equation)

$$V_{CC} - I_C R_C - V_{CE} = 0$$

and given (assuming BJT is in active state)

$$I_{CQ} = \beta I_{BQ}$$

we obtain  $V_{CEQ}$  as

$$V_{CEQ} = V_{CC} - I_{CQ}R_C$$

#### Saturation

The term **saturation** is applied to any system where levels have reached their maximum values. A saturated sponge is one that cannot hold another drop of water. For a transistor operating in the saturation region, the **current** is a **maximum** value for the particular design.

Note that it is in a region where the characteristic curves join and the collector-to-emitter voltage is at or below  $V_{CE(sat)}$ . If we approximate the curves of the left figure by those appearing in the right figure, then the saturation voltage  $V_{CE(sat)}$  is assumed to be  $0\,\mathrm{V}$ , i.e,



DC Biasing of BJTs DC Biasing Circuits

For the fixed-bias configuration shown below, the resulting saturation current (i.e., maximum current)  $I_{C(sat)}$  is given by

$$I_{C(sat)} = I_{C(max)} = \frac{V_{CC} - V_{CE(sat)}}{R_C} \cong \frac{V_{CC}}{R_C}$$





**Example 1:** For the figure above, calculate all DC currents and voltages.

**Solution:** Let us find  $I_{BQ}$ ,  $I_{CQ}$  and  $V_{CEQ}$  as follows

$$\begin{split} I_{BQ} &= \frac{V_{CC} - V_{BE(ON)}}{R_B} = \frac{12 - 0.7}{240k} = 47.08\,\mu\text{A}, \\ I_{CQ} &= \beta I_{BQ} = (50)(47.08\mu) = 2.35\,\text{mA}, \\ V_{CEQ} &= V_{CC} - I_{CQ}R_C = 12 - (2.35m)(2.2k) = 6.83\,\text{V}. \end{split}$$

As  $V_{CEQ} > V_{CE(sat)} = 0\, {\rm V}$ , transistor is in the active state. Let us also prove it by showing  $V_{BCQ} < V_{BC(ON)} = 0.7\, {\rm V}$  as follows

$$V_{BCQ} = V_{BQ} - V_{CQ} = V_{BEQ} - V_{CEQ} = 0.7 - 6.83 = -6.13 \,\text{V} < 0.7 \,\text{V}.$$

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017

11 / 59

DC Biasing of BJTs DC Biasing Circuits

#### DC Load Line

DC load line equation comes from KVL equation in the CE loop (i.e., output loop). For the fixed-bias circuit, DC load line equation is given by

$$V_{CE} = V_{CC} - I_C R_C$$

Let us draw the load line over output characteristics curve as shown below. The **intersection** of the load-line with the output characteristics curve (determined by the base current  $I_{BQ}$ ) is the **operating point**, i.e., Q-point.



▶ The Q-point is the operating point where the value of  $R_B$  sets the value of  $I_{BQ}$  that controls the values of  $V_{CEQ}$  and  $I_{CQ}$ .



Fixed-bias load line equation:  $V_{CE} = V_{CC} - I_{C}R_{C}$ 

The load line end points are the SATURATION and CUTOFF points, i.e.,

lacksquare  $I_{C(sat)}$  end point (on the current axis):

$$I_C = V_{CC}/R_C$$

$$V_{CE} = 0 \, \mathsf{V}$$

 $lackbox{ }V_{CE(cutoff)}$  end point (on the voltage axis):

$$V_{CE} = V_{CC}$$

$$I_C=0\,\mathrm{mA}$$

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017

13 / 59

DC Biasing of BJTs DC Biasing Circuits

#### The Effect of $I_B$ on the Q-Point

Movement of the Q-point with increasing level of  $I_B$  (or decreasing level of  $R_B$ ) is shown below.



#### The Effect of $R_C$ on the Q-Point

Effect of an increasing level of  $R_C$  on the load line (slope decreases with increasing  $R_C$ ) and the Q-point is shown below.



DC Biasing of BJTs DC Biasing Circuits

ELE230 Electronics I

#### The Effect of $V_{CC}$ on the Q-Point

Effect of an decreasing level of  $V_{CC}$  on the load line (end points gets smaller with decreasing  $V_{CC}$ ) and the Q-point is shown below.



Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

15-Mar-2017

15-Mar-2017

15 / 59



**Example 2:** For the fixed-bias load line above, calculate  $V_{CC}$ ,  $R_C$  and  $R_B$ .

**Solution:** From the figure,  $I_{BQ}=25\,\mu\mathrm{A}$ . So, let us find  $V_{CC}$ ,  $R_C$  and  $R_B$  as follows

$$\begin{split} V_{CC} &= V_{CE(cutoff)} = 20 \, \mathrm{V}, \\ R_C &= \frac{V_{CC}}{I_{C(sat)}} = \frac{20}{10m} = 2 \, \mathrm{k}\Omega, \\ R_B &= \frac{V_{CC} - V_{BE(ON)}}{I_{BQ}} = \frac{20 - 0.7}{25 \mu} = 772 \, \mathrm{k}\Omega. \end{split}$$

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017 17 / 59

DC Biasing of BJTs DC Biasing Circuits

#### **Emitter-Stabilized Bias Circuit**

Adding a resistor to the emitter circuit stabilizes the bias circuit, as shown below.



Let us start DC analysis by drawing the DC equivalent circuit as shown below



#### **Base-Emitter Loop**

Let us continue with the BE loop shown below





Writing KVL on the  $BE\ \mathsf{loop}$ 

$$V_{CC}-I_BR_B-V_{BE}-I_ER_E=0$$
 
$$V_{CC}-I_BR_B-V_{BE(ON)}-(\beta+1)I_BR_E=0,\qquad \dots \text{as }V_{BE}=V_{BE(ON)} \text{ and }$$
 
$$I_E=(\beta+1)I_B \text{ in active mode}$$

we obtain  $I_{BQ}$  as

$$I_{BQ} = \frac{V_{CC} - V_{BE(ON)}}{R_B + (\beta + 1)R_E}$$

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017 19 / 59

DC Biasing of BJTs DC Biasing Circuits

Similarly, we can obtain  $I_{EQ}$  directly from the figure below, or dividing the denominator of the  $I_{BQ}$  by  $(\beta+1)$ 



as follows

$$I_{EQ} = \frac{V_{CC} - V_{BE(ON)}}{\frac{R_B}{\beta + 1} + R_E}$$

It is generally better to calculate  $I_{EQ}$  directly to reduce the number of calculations, especially when there is an emitter resistor  $R_E$  is connected.

#### Collector-Emitter Loop

Let us continue with the CE loop shown below



Let us write down the KVL equation on the CE loop

$$V_{CC} - I_C R_C - V_{CE} - I_E R_E = 0$$

$$V_{CC}-I_CR_C-V_{CE}-I_CR_E=0$$
 ...as  $I_C=lpha I_E\cong I_E$  in active mode

$$V_{CC} - I_C(R_C + R_E) - V_{CE} = 0$$

...DC load line equation

As  $I_{CQ} = \beta I_{BQ} \cong I_{EQ}$  in active mode, we obtain  $V_{CEQ}$  as

$$V_{CEQ} = V_{CC} - I_{CQ}(R_C + R_E)$$

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

ELE230 Electronics I

15-Mar-2017

21 / 59

DC Biasing of BJTs DC Biasing Circuits

#### DC Load Line

DC load line equation comes from KVL equation in the CE loop (i.e., output loop). For the emitter-stabilized bias circuit, DC load line equation is given by

$$V_{CE} = V_{CC} - I_C(R_C + R_E)$$

Let us draw the load line over output characteristics curve as shown below.



Here,  $V_{CE(cutoff)} = V_{CC}$  and  $I_{C(sat)}$  is given by

$$I_{C(sat)} = \frac{V_{CC}}{R_C + R_E}$$

lacktriangle The Q-point is the operating point where the value of  $R_B$  and  $R_E$  sets the value of  $I_{BQ}$ that controls the values of  $V_{CEQ}$  and  $I_{CQ}$ .

ELE230 Electronics I Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

15-Mar-2017

#### Improved Biased Stability

**Stability** refers to a condition in which the currents and voltages remain fairly constant over a wide range of temperatures and transistor beta  $(\beta)$  values.

lacktriangle Adding  $R_E$  resistor to the emitter improves the stability of a transistor.

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017

23 / 59

DC Biasing of BJTs DC Biasing Circuits



**Example 3:** For the figure above, calculate all DC currents and voltages.

**Solution:** Let us find  $I_{BQ}$ ,  $I_{CQ}$  and  $V_{CEQ}$  as follows

$$\begin{split} I_{BQ} &= \frac{V_{CC} - V_{BE(ON)}}{R_B + (\beta + 1)R_E} = \frac{20 - 0.7}{430k + (50 + 1)(1k)} = 40.13\,\mu\text{A}, \\ I_{CQ} &= \beta I_{BQ} = (50)(40.13\mu) = 2.01\,\text{mA}, \\ V_{CEQ} &\cong V_{CC} - I_{CQ}(R_C + R_E) = 20 - (2.01m)(2k + 1k) = 13.97\,\text{V}. \end{split}$$

As  $V_{CEQ} > 0 \, \mathrm{V} \, \left( V_{CE(sat)} \right)$ , transistor is in the active state.

## Voltage Divider Bias Circuit

Voltage divider bias circuit is given below



Let us start DC analysis by drawing the DC equivalent circuit as shown below



Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

ELE230 Electronics I

15-Mar-2017

25 / 59

DC Biasing of BJTs DC Biasing Circuits

# Base-Emitter Loop (Exact Analysis)

Let us transform the BE loop circuit shown on the left below to the Thévenin simplified circuit on the right below





where the Thévenin voltage  $V_{BB}$  and Thévenin resistance  $R_{BB}$  are calculated as follows

$$V_{BB} = \frac{R_2}{R_1 + R_2} V_{CC}$$

...from the figure on the left below

 $R_{BB} = R_1 || R_2$ 

...from the figure on the right below





Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017



Writing KVL on the Thévenin equivalent BE loop shown above

$$V_{BB}-I_BR_{BB}-V_{BE}-I_ER_E=0$$
 
$$V_{BB}-I_BR_{BB}-V_{BE(ON)}-(\beta+1)I_BR_E=0, \qquad \ldots \text{as } V_{BE}=V_{BE(ON)} \text{ and } I_E=(\beta+1)I_B \text{ in active mode}$$

we obtain  $I_{BQ}$  as

$$I_{BQ} = \frac{V_{BB} - V_{BE(ON)}}{R_{BB} + (\beta + 1)R_E}$$

Similarly, we obtain  $I_{EQ}$  as

$$I_{EQ} = \frac{V_{BB} - V_{BE(ON)}}{\frac{R_{BB}}{\beta + 1} + R_E}$$

ELE230 Electronics I Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

15-Mar-2017 27 / 59

DC Biasing of BJTs DC Biasing Circuits

# Base-Emitter Loop (Approximate Analysis) $I_{EQ} = \frac{V_{BB} - V_{BE(ON)}}{R_{BB}/(\beta+1) + R_E}$

$$I_{EQ} = \frac{V_{BB} - V_{BE(ON)}}{R_{BB}/(\beta + 1) + R_E}$$

If we look at the  $I_{EQ}$  equation above, we see that if  $R_E\gg rac{R_{BB}}{eta+1}$  , equation simplifies to

$$I_{EQ} = \frac{V_{BB} - V_{BE(ON)}}{R_E}$$

where  $V_{BB}=rac{R_2}{R_1+R_2}V_{CC}$  .

Approximate approach can be used when  $(eta+1)R_E\gg R_{BB}$  . Approximate analysis condition can be rewritten as

$$(\beta+1)R_E \ge 10(R_1||R_2).$$

Assuming  $R_1 > R_2$ , we know that  $(R_1 || R_2) \leq R_2$ . So, the condition above can be further simplified to

$$\beta R_E \ge 10R_2.$$

ightharpoonup Satisfying this condition means that we can safely ignore the base current  $I_B$  in the DC equivalent circuit and apply the voltage divider rule between  $R_2$  and  $R_1$ .

#### Collector-Emitter Loop and DC Load Line

lacktriangle Analysis on the CE loop (i.e., output loop), is the same as the CE loop analysis of the emitter-stabilized circuit. So,  $V_{CEQ}$  is given by

$$V_{CEQ} = V_{CC} - I_{CQ}(R_C + R_E)$$

where  $I_{CQ} \cong I_{EQ}$ .

► Similarly, DC load line analysis is also the same as the DC load line of the emitter-stabilized circuit. So, DC load line equation is given by

$$V_{CE} = V_{CC} - I_C(R_C + R_E)$$

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017

29 / 59

DC Biasing of BJTs DC Biasing Circuits



**Example 4:** For the figure above, calculate all DC currents and voltages using both exact and approximate analysis.

**Solution:** Let us first find the Thévenin voltage  $V_{BB}$  and resistance  $R_{BB}$  as follows

$$\begin{split} V_{BB} &= \frac{R_2}{R_1 + R_2} V_{CC} = \frac{3.9k}{39k + 3.9k} 22 = 2 \, \mathrm{V}, \\ R_{BB} &= R_1 ||R_2 = 3.9k||39k = 3.55 \, \mathrm{k}\Omega. \end{split}$$



Now, let us calculate  $I_{BQ}$ ,  $I_{CQ}$  and  $V_{CEQ}$  as follows

$$\begin{split} I_{EQ} &= \frac{V_{BB} - V_{BE(ON)}}{R_{BB}/(\beta+1) + R_E} = \frac{2 - 0.7}{3.55k/(140+1) + 1.5k} = 0.85\,\mathrm{mA}, \\ I_{CQ} &\cong I_{EQ} = 0.85\,\mathrm{mA}, \\ V_{CEQ} &\cong V_{CC} - I_{CQ}(R_C + R_E) = 22 - (0.85m)(10k + 1.5k) = 12.23\,\mathrm{V}. \end{split}$$

As  $\beta R_E \geq 10 R_2$  (i.e.,  $210 \, \mathrm{k}\Omega \geq 39 \, \mathrm{k}\Omega$ ), we can use the approximate analysis and ignore  $I_B$  and  $R_{BB}$  as follows

$$\begin{split} I_{EQ} &= \frac{V_{BB} - V_{BE(ON)}}{R_E} = \frac{2 - 0.7}{1.5k} = 0.87\,\text{mA}, \\ I_{CQ} &\cong I_{EQ} = 0.87\,\text{mA}, \\ V_{CEQ} &\cong V_{CC} - I_{CQ}(R_C + R_E) = 22 - (0.87m)(10k + 1.5k) = 12\,\text{V}. \end{split}$$

We see that approximate analysis provides close values to the exact analysis. The differences in  $I_{CQ}$  and  $V_{CEQ}$  are only  $0.02\,\mathrm{mA}$  and  $0.23\,\mathrm{V}$ , respectively.

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

ELE230 Electronics I

15-Mar-2017

31 / 59

DC Biasing of BJTs DC Biasing Circuits

# DC Bias with Voltage Feedback

Another way to improve the stability of a bias circuit is to add a feedback path from collector to base as shown below



Let us start DC analysis by drawing the DC equivalent circuit as shown below



Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

ELE230 Electronics I

15-Mar-2017

# Base-Emitter Loop

Let us continue with the BE loop shown below



We can write KVL equation on the BE loop noting that  $I_C^\prime = I_C + I_B = I_E$ 

$$V_{CC}-I_C'R_C-I_BR_F-V_{BE}-I_ER_E=0$$
 
$$V_{CC}-I_ER_C-\frac{I_E}{\beta+1}R_F-V_{BE(ON)}-I_ER_E=0,\quad \dots \text{as } V_{BE}=V_{BE(ON)} \text{ and }$$

and we obtain  $I_{EQ}$  as

$$\boxed{I_{EQ} = \frac{V_{CC} - V_{BE(ON)}}{\frac{R_F}{\beta+1} + (R_C + R_E)}} \qquad I_B = \frac{I_E}{\beta+1} \text{ in active mode}$$

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017

33 / 59

DC Biasing of BJTs DC Biasing Circuits

## Collector-Emitter Loop

Let us continue with the CE loop shown below



Let us write down the KVL equation on the CE loop noting that  $I_C^\prime = I_C + I_B$ 

$$V_{CC} - I_C' R_C - V_{CE} - I_E R_E = 0$$

$$V_{CC} - I_C R_C - V_{CE} - I_C R_E = 0$$
 ...as  $I_C \cong I_E$  and  $I_C \cong I_C'$  in active mode

$$V_{CC} - I_C(R_C + R_E) - V_{CE} = 0$$
 ... DC load line equation

As  $I_{CQ}\cong I_{EQ}$  in active mode, we obtain  $V_{CEQ}$  as

$$V_{CEQ} = V_{CC} - I_{CQ}(R_C + R_E)$$

#### DC Load Line

lacksquare Note that  $I_C'=I_E$ , and

$$I_C \cong I_E$$

in active mode (and  $\beta$  is high).

► So, DC load line analysis is the same as the DC load line of the emitter-stabilized circuit. So, DC load line equation is given by

$$V_{CE} = V_{CC} - I_C(R_C + R_E)$$

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017

35 / 59

DC Biasing of BJTs DC Biasing Circuits

## Various Different Bias Circuits



**Example 5:** For the figure above, calculate all DC currents and voltages.

**Solution:** Let us find  $I_{EQ}$ ,  $I_{CQ}$  and  $V_{CEQ}$  as follows

$$\begin{split} I_{EQ} &= \frac{0 - V_{BE(ON) - V_{EE}}}{R_B/(\beta + 1) + R_E} = \frac{20 - 0.7}{240k/(90 + 1) + 2k} = 4.16\,\mathrm{mA}, \\ I_{CQ} &\cong I_{EQ} = 4.16\,\mathrm{mA}, \\ V_{CEQ} &= 0 - I_{EQ}R_E - V_{EE} = 20 - (4.16m)(2k) = 11.68\,\mathrm{V}. \end{split}$$

As  $V_{CEQ} > V_{CE(sat)} = 0 \, \mathrm{V}$ , transistor is in the active state.

#### pnp Transistors

The analysis for pnp bias transistor circuits is the same as that for npn transistor circuits.

The only differences are that

- 1. Currents are flowing in the opposite direction.
- 2. Voltages have opposite polarity, e.g.,  $V_{EB} = V_{BE(ON)} = 0.7\,\mathrm{V}$  in the active mode.

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017 37 / 59



**Example 6:** For the figure above, calculate all DC currents and voltages.

**Solution:** As  $\beta R_E \geq 10 R_2$ , i.e.,  $132 \, \mathrm{k}\Omega \geq 100 \, \mathrm{k}\Omega$ , we can ignore the base current  $I_B$  and use the approximate approach. Thus, we can find  $V_{BB}$ ,  $I_{EQ}$ ,  $I_{CQ}$  and  $V_{CEQ}$  as follows

$$\begin{split} V_B &\cong \frac{R_2}{R_1 + R_2} V_{CC} = \frac{10k}{47k + 10k} (-18) = -3.16 \, \mathrm{V} \\ I_{EQ} &\cong \frac{0 - V_{EB} - V_B}{R_E} = \frac{0 - 0.7 - (-3.16)}{1.1k} = \frac{2.46}{1.1k} = 2.24 \, \mathrm{mA}, \end{split}$$

$$I_{CQ}\cong I_{EQ}=2.24\,\mathrm{mA}$$
 ,

$$V_{ECQ} = 0 - I_{CQ}(R_C + R_E) - V_{CC} = -(2.24m)(2.4k + 1.1k) - (-18) = 10.16\,\mathrm{V}.$$
 As  $V_{ECQ} > V_{CE(sat)} = 0\,\mathrm{V}$ , transistor is in the active state.

#### **Bias Stabilization**

Variation of three BJT (Si) parameters  $(I_{CO}, \beta \text{ and } V_{BE(ON)})$  with temperature are summarized below



- $I_{CO}$  (reverse saturation current)
  - doubles in value for every  $10\,^{\circ}\text{C}$
- $\blacksquare$   $\beta$  (transistor current gain)
  - increases with increasing temperature
- $lacktriangleq V_{BE(ON)}$  (forward bias potential of the base-emitter junction)
  - decreases about  $2.5\,\mathrm{mV}$  per  $1\,^\circ\mathrm{C}$  increase in temperature

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

ELE230 Electronics I

15-Mar-2017

39 / 59

DC Biasing of BJTs Bias Stabilization

Variation of the transistor parameters with temperature causes a shift in the operating point (i.e., Q-point).

Figures below (at  $25\,^{\circ}\text{C}$  on the left and at  $100\,^{\circ}\text{C}$  on the right) show the shift of the Q-point (or DC bias point) due to temperature change for a fixed-bias circuit.



## Stability Factors

Stability of the collector current  $I_C$  depends on the stability of several parameters like  $I_{CO}$ ,  $\beta$ ,  $V_{BE(ON)}$ ,  $V_{CC}$ ,  $R_B$ ,  $R_C$ , etc.

A stability factor S is defined for **each** of the parameters affecting bias stability as follows:

$$\begin{split} S_{I_{CO}} &= \frac{\partial I_C}{\partial I_{CO}} = \left. \frac{\Delta I_C}{\Delta I_{CO}} \right|_{\beta, V_{BE(ON)}, \dots \text{ constant}} \\ S_{\beta} &= \left. \frac{\partial I_C}{\partial \beta} = \left. \frac{\Delta I_C}{\Delta \beta} \right|_{I_{CO}, V_{BE(ON)}, \dots \text{ constant}} \\ S_{V_{BE(ON)}} &= \left. \frac{\partial I_C}{\partial V_{BE(ON)}} = \left. \frac{\Delta I_C}{\Delta V_{BE(ON)}} \right|_{I_{CO}, \beta, \dots \text{ constant}} \end{split}$$

We know that differential  $dI_C$  is given by the linear map of parameter differentials as follows

$$dI_{C} = \frac{\partial I_{C}}{\partial I_{CO}} dI_{CO} + \frac{\partial I_{C}}{\partial \beta} d\beta + \frac{\partial I_{C}}{\partial V_{BE(ON)}} dV_{BE(ON)} + \cdots$$

Thus, we obtain the collector-current change  $\Delta I_C$  using the stability factors as follows

$$\Delta I_C \cong S_{I_{CO}} \Delta I_{CO} + S_{\beta} \Delta \beta + S_{V_{BE(ON)}} \Delta V_{BE(ON)}$$

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017 41 / 59

DC Biasing of BJTs **Bias Stabilization** 

# Derivation of Stability Factors (Voltage-Divider **Bias Circuit)**



Let us write down the active mode collector current and BE-loop KVL equations for the circuit shown above,

$$I_C = \beta I_B + (\beta + 1) I_{CO}$$
$$V_{BB} = I_B R_{BB} + V_{BE(ON)} + (I_B + I_C) R_E$$

Combining the two equations above, we obtain the expression for  $I_C$  as

$$I_{C} = \frac{\beta}{R_{BB} + (\beta + 1) R_{E}} \left( V_{BB} - V_{BE(ON)} \right) + \frac{(\beta + 1) (R_{BB} + R_{E})}{R_{BB} + (\beta + 1) R_{E}} I_{CO}$$

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017

$$I_{C} = \frac{\beta}{R_{BB} + (\beta + 1) R_{E}} \left( V_{BB} - V_{BE(ON)} \right) + \frac{(\beta + 1) (R_{BB} + R_{E})}{R_{BB} + (\beta + 1) R_{E}} I_{CO}$$

1. From the  $I_C$  equation above, let us derive  $S_{I_{CO}}=\frac{\partial I_C}{\partial I_{CO}}$  as

$$S_{I_{CO}} = (\beta + 1) \frac{R_{BB} + R_E}{R_{BB} + (\beta + 1) R_E}$$

2. From the  $I_C$  equation above, let us derive  $S_{V_{BE(ON)}} = \frac{\partial I_C}{\partial V_{BE(ON)}}$  as

$$S_{V_{BE(ON)}} = \frac{-\beta}{R_{BB} + (\beta + 1) R_E}$$

3. In order to derive  $S_eta=rac{\partial I_C}{\partial eta}$  , let us first simplify  $I_C$  equation by letting  $I_{CO}\cong 0$ 

$$I_C \cong \frac{\beta}{R_{BB} + (\beta + 1) R_E} \left( V_{BB} - V_{BE(ON)} \right)$$

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017 43 / 59

DC Biasing of BJTs Bias Stabilization

Using the simplified  $I_C$  equation we can express  $I_{C_1}$  and  $I_{C_2}$  as follows

$$I_{C_1} \cong \frac{\beta_1}{R_{BB} + (\beta_1 + 1) R_E} (V_{BB} - V_{BE(ON)})$$

$$I_{C_2} \cong \frac{\beta_2}{R_{BB} + (\beta_2 + 1) R_E} (V_{BB} - V_{BE(ON)})$$

Thus, using the equations above, let us obrain the ratio  $rac{I_{C_2}-I_{C_1}}{I_{C_1}}$  as

$$\frac{I_{C_2} - I_{C_1}}{I_{C_1}} = \frac{\beta_2 - \beta_1}{\beta_1} \frac{R_{BB} + R_E}{R_{BB} + (\beta_2 + 1) R_E}$$

From the equation above, we can obtain the ratio  $\frac{\Delta I_C}{\Delta \beta}$  by using  $\Delta I_C=I_{C_2}-I_{C_1}$  and  $\Delta \beta=\beta_2-\beta_1$  as

$$\frac{\Delta I_C}{\Delta \beta} = \frac{I_{C_1}}{\beta_1} \frac{R_{BB} + R_E}{R_{BB} + (\beta_2 + 1) R_E}$$

Thus, as  $S_{\beta} = \frac{\partial I_C}{\partial \beta} \cong \frac{\Delta I_C}{\Delta \beta}$ 

$$S_{\beta} = \frac{I_{C_1}}{\beta_1} \frac{R_{BB} + R_E}{R_{BB} + (\beta_2 + 1) R_E}$$

## Stability Factors for Other Bias Circuits

A. For the **fixed-bias** circuit, i.e., by substituting  $R_E=0$  and  $R_{BB}=R_B$ , the stability factors are given by

$$S_{I_{CO}} = \beta + 1$$
 
$$S_{V_{BE(ON)}} = \frac{-\beta}{R_B}$$
 
$$S_{\beta} = \frac{I_{C_1}}{\beta_1}$$

B. For the **emitter-stabilized bias** circuit, i.e.,  $R_{BB}=R_B$  and  $R_B\gg R_E$ , the stability factors are given by

$$\begin{split} S_{I_{CO}} &= (\beta+1) \, \frac{R_B + R_E}{R_B + (\beta+1) \, R_E} \cong \frac{\beta+1}{1 + \frac{(\beta+1) \, R_E}{R_B}} \\ S_{V_{BE(ON)}} &= \frac{-\beta}{R_B + (\beta+1) \, R_E} \\ S_{\beta} &= \frac{I_{C_1}}{\beta_1} \, \frac{R_B + R_E}{R_B + (\beta_2+1) \, R_E} \cong \frac{I_{C_1}}{\beta_1} \, \frac{1}{1 + \frac{(\beta_2+1) \, R_E}{R_B}} \end{split}$$

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017 45 / 59

DC Biasing of BJTs Bias Stabilization

C. For the **voltage-divider bias** circuit with  $(\beta+1)R_E \ge 10R_{BB}$ , the stability factors are given by

$$\begin{split} S_{I_{CO}} &= (\beta + 1) \, \frac{R_{BB} + R_E}{R_{BB} + (\beta + 1) \, R_E} \cong 1 + \frac{R_{BB}}{R_E} \\ S_{V_{BE(ON)}} &= \frac{-\beta}{R_{BB} + (\beta + 1) \, R_E} \cong \frac{-1}{R_E} \\ S_{\beta} &= \frac{I_{C_1}}{\beta_1} \, \frac{R_{BB} + R_E}{R_{BB} + (\beta_2 + 1) \, R_E} \cong \frac{I_{C_1}}{\beta_1 \beta_2} \left( 1 + \frac{R_{BB}}{R_E} \right) \end{split}$$

D. For the **voltage-feedback bias** circuit, i.e.,  $R_{BB}=R_F$ , replacing  $R_E$  with  $R_{CE}=R_C+R_E$  and  $R_F\gg R_{CE}$ , the stability factors are given by

$$S_{I_{CO}} = (\beta + 1) \frac{R_F + R_{CE}}{R_F + (\beta + 1) R_{CE}} \cong \frac{\beta + 1}{1 + \frac{(\beta + 1) R_{CE}}{R_F}}$$

$$S_{V_{BE(ON)}} = \frac{-\beta}{R_F + (\beta + 1) R_{CE}}$$

$$S_{\beta} = \frac{I_{C_1}}{\beta_1} \frac{R_F + R_{CE}}{R_F + (\beta_2 + 1) R_{CE}} \cong \frac{I_{C_1}}{\beta_1} \frac{1}{1 + \frac{(\beta_2 + 1) R_{CE}}{R_F}}$$

| Temperature | $I_{CO}$           | β   | $V_{BE(O\!N)}$ |
|-------------|--------------------|-----|----------------|
| -65 °C      | $0.02\mathrm{nA}$  | 20  | 0.85V          |
| 25 ° C      | 0.1 nA             | 50  | 0.65V          |
| 100 ° C     | 20 nA              | 80  | 0.48 V         |
| 175°C       | $3.3\mu\mathrm{A}$ | 120 | 0.30 V         |

**Example 7:** Find and compare the collector current change  $\Delta I_C$  when the temperature rises from  $25\,^{\circ}\text{C}$  to  $100\,^{\circ}\text{C}$  for the transistor defined by the table above for the following bias arrangements.

- a. Fixed-bias with  $R_B=240\,\mathrm{k}\Omega$  and  $I_{C_1}=2\,\mathrm{mA}$ ,
- b. Voltage-divider bias with  $R_E=4.7\,\mathrm{k}\Omega$ ,  $R_{BB}/R_E=2$  and  $I_{C_1}=2\,\mathrm{mA}$ .

**Solution:** From the table above, let us first calculate  $\Delta I_{CO}$ ,  $\Delta \beta$  and  $\Delta V_{BE(ON)}$ 

$$\begin{split} \Delta I_{CO} &= I_{CO_2} - I_{CO_1} = 20n - 0.1n = 19.9\,\text{nA} \\ \Delta \beta &= \beta_2 - \beta_1 = 80 - 50 = 30 \\ \Delta V_{BE(ON)} &= V_{BE(ON)_2} - V_{BE(ON)_1} = 0.48 - 0.65 = -0.17\,\text{V} \end{split}$$

We are goinng to calculate  $\Delta I_C$  using

$$\Delta I_C \cong S_{I_{CO}} \Delta I_{CO} + S_{\beta} \Delta \beta + S_{V_{BE(ON)}} \Delta V_{BE(ON)}$$

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017 47 / 59

DC Biasing of BJTs Bias Stabilization

a. Let us calculate the stability factors for the fixed-bias circuit

$$\begin{split} S_{I_{CO}} &= \beta + 1 = 51 \\ S_{\beta} &= \frac{I_{C_1}}{\beta_1} = \frac{2m}{50} = 0.04 \, \text{mA} \\ S_{V_{BE(ON)}} &= \frac{-\beta}{R_B} = \frac{-50}{240k} = -0.21 \, \text{m} \Omega^{-1} \end{split}$$

Thus,  $\Delta I_C$  is given by

$$\Delta I_C \cong (51)(19.9n) + (0.04m)(30) + (-0.21m)(-0.17)$$

$$= 1.02\mu + 1.2m + 0.036m$$

$$= 1.236 \,\text{mA}$$

That means, for the fixed-bias circuit  $I_C$  increases to  $3.236\,\mathrm{mA}$  at  $100\,^\circ\mathrm{C}$  from  $2\,\mathrm{mA}$ .

b. Let us calculate the stability factors for the voltage-divider bias circuit

$$\begin{split} S_{I_{CO}} &\cong 1 + \frac{R_{BB}}{R_E} = 1 + 2 = 3 \\ S_{\beta} &\cong \frac{I_{C_1}}{\beta_1 \beta_2} \left( 1 + \frac{R_{BB}}{R_E} \right) = \frac{2m}{(50)(80)} \left( 1 + 2 \right) = 1.5 \, \mu \text{A} \\ S_{V_{BE(ON)}} &= \frac{-1}{R_E} = \frac{-1}{4.7k} = -0.21 \, \text{m} \Omega^{-1} \end{split}$$

Thus,  $\Delta I_C$  is given by

$$\begin{split} \Delta I_C &\cong (3)(19.9n) + (1.5\mu)(30) + (-0.21m)(-0.17) \\ &= 0.060\mu + 0.045m + 0.036m \\ &= 0.081\,\mathrm{mA} \end{split}$$

That means, for the voltage-divider bias circuit  $I_C$  increases to  $2.08\,\mathrm{mA}$  at  $100\,^\circ\mathrm{C}$  from  $2\,\mathrm{mA}$ . Most of the improvement comes from the reduction in  $S_\beta$ .

These two results show that voltage-divider bias circuit is much more stable than the fixed-bias circuit. In other words, adding  $R_E$  resistor to the emitter leg of the transistor stabilizes the bias circuit.

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

ELE230 Electronics I

15-Mar-2017

49 / 59

DC Biasing of BJTs Bias Stabilization

# Stability of Transistor Circuits with Active Components

- $lacktriangleq V_{BE}$  compensation
  - by using a reverse-biased diode at the emitter



Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

ELE230 Electronics I

15-Mar-2017

- lacksquare  $I_{CO}$  compensation
  - $-\,$  by replacing  $R_2$  with a reverse-biased diode



- lacksquare  $I_C$  compensation (without  $R_E$ )
  - by using a current mirror



Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

15-Mar-2017

51 / 59

DC Biasing of BJTs Practical Applications

# **Practical Applications**

- Relay Driver
- Transistor Switch
- Transistor Switching Networks
- Logic Gates
- Current Mirror
- Voltage Level Indicator

Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

ELE230 Electronics I

15-Mar-2017

#### Relay Driver



When the transistor turns OFF, a high voltage (given by  $v_L = L\left(di_L/dt\right)$ ) is induced across the coil as shown above. If its magnitude exceeds the maximum ratings of the transistor, then the semiconductor device will be permanently damaged.

This destructive action can be subdued by placing a diode across the coil as shown below. Now, when the transistor turns off, the voltage across the coil will reverse and will forward-bias the diode, placing the diode in its ON state (hence protecting the transistor).



Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

ELE230 Electronics I

15-Mar-2017

53 / 59

DC Biasing of BJTs Practical Applications

#### **Transistor Switch**

A transistor can be used as a switch to control the ON and OFF states of the light-bulb in the collector branch of the circuit as shown below.



Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

ELE230 Electronics I

15-Mar-2017

# Transistor Switching Networks



Transistors can also be used as switches for computer and control applications. The circuit shown above can be employed an inverter in computer logic circuitry.

Inversion process requires that the Q-point switch from **cutoff** ( $V_o = V_{CE(cutoff)} = 5\,\mathrm{V}$ ) to **saturation** ( $V_o = V_{CE(sat)} = 0\,\mathrm{V}$ ) along the load line depicted below.



Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

ELE230 Electronics I

15-Mar-2017

55 / 59

DC Biasing of BJTs Practical Applications

The total time required for the transistor to switch from the OFF to the ON state is designated as  $t_{on}$ , and he total time required for a transistor to switch from the ON to the OFF state is referred to as  $t_{off}$  as shown below.  $t_{on}$  and  $t_{off}$  are defined by

$$t_{on} = t_r + t_d$$

$$t_{off} = t_s + t_f$$

where  $t_r$  is the rise time from 10% to 90% of the output,  $t_d$  is the delay time between the changing state of the input and the beginning of a response at the output,  $t_s$  is the storage time and and  $t_f$  the fall time from 90% to 10% of the output.



Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.)

ELE230 Electronics l

15-Mar-2017

#### **Logic Gates**



The figure above shows a BJT logic OR gate, and similarly The figure below shows a BJT logic AND gate.



Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017 57 / 59

DC Biasing of BJTs Practical Applications

#### **Current Mirror**

The **current mirror** shown below is a DC circuit in which the current through a **load** is controlled by a current at another point in the circuit. That is, the current through the load is indepedent of the load.



**Homework 1:** For the figure above, show that the load current is equal to the load control current and given by

$$I_L \cong I_{control} = \frac{V_{CC} - V_{BE(ON)}}{R}$$

where the transistors are identical ( $Q_1\equiv Q_2$ ), i.e.,  $V_{BE_1(ON)}=V_{BE_2(ON)}=V_{BE(ON)}$  and  $\beta_1=\beta_2=\beta$ , and current gain  $\beta$  is high, e.g.,  $\beta\geq 100$ .

#### Voltage Level Indicator

The voltage level indicator circuit uses a green LED to indicate when the source voltage is close to its monitoring level of  $9\,\mathrm{V}$ . The potentiometer is set to establish  $5.4\,\mathrm{V}$  at the point indicated below. The result is sufficient voltage to turn on both the  $4.7\,\mathrm{V}$  Zener and the transistor and establish a collector current through the LED sufficient in magnitude to turn on the green LED. The LED will immediately turn off, revealing that the supply voltage has dropped below  $9\,\mathrm{V}$  or that the power source has been disconnected (i.e., when the voltage set up by the voltage divider circuit drops below  $5.4\,\mathrm{V}$ ).



Dr. U. Sezen & Dr. D. Gökçen (Hacettepe Uni.) ELE230 Electronics I

15-Mar-2017