#### THE UNIVERSITY OF TEXAS AT AUSTIN Cockrell School of Engineering

#### FULL NAME: David Z. Pan

TITLE: Professor, Silicon Laboratories Endowed Chair in Electrical Engineering

**DEPARTMENT:** Electrical and Computer Engineering, The University of Texas at Austin

#### EDUCATION:

| University of California, Los Angeles | Computer Science     | Ph.D. | Fall 2000   |
|---------------------------------------|----------------------|-------|-------------|
| University of California, Los Angeles | Computer Science     | M.S.  | Fall 1998   |
| University of California, Los Angeles | Atmospheric Sciences | M.S.  | Fall 1994   |
| Peking University, China              | Physics              | B.S.  | Spring 1992 |

#### **CURRENT AND PREVIOUS ACADEMIC POSITIONS:**

| The University of Texas at Austin     | Professor, Silicon Labs Endowed Chair in Electrical Engineering                                     | 09/2020 –         |
|---------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------|
| The University of Texas at Austin     | Professor, Engineering Foundation<br>Endowed Professorship #1                                       | 09/2014 – 08/2020 |
| Massachusetts Institute of Technology | Visiting Professor, EECS Department;<br>Visiting Scientist, Microsystems<br>Technology Laboratories | 06/2019 – 12/2019 |
| The University of Texas at Austin     | Professor, Brasfield Endowed Faculty<br>Fellow                                                      | 09/2013 – 08/2014 |
| The University of Texas at Austin     | Associate Professor                                                                                 | 09/2008 - 08/2013 |
| The University of Texas at Austin     | Assistant Professor                                                                                 | 09/2003 - 08/2008 |

## OTHER PROFESSIONAL EXPERIENCES:

| IBM T. J. Watson Research Center | Research Staff Member | 10/2000 - 08/2003 |
|----------------------------------|-----------------------|-------------------|
|----------------------------------|-----------------------|-------------------|

## CONSULTING:

- I have served as an advisor / consultant to a number of major technology companies and startups in semiconductor, EDA, AI, and computing related industries (e.g., Cadence, Dell, Google, Pyxis, Qualcomm, Tabula).
- I have served as an expert witness / legal consultant to several law firms (e.g., Cooley LLP, Fish & Richardson, Hogan Lovells, Latham & Watkins).

## HONORS AND AWARDS (SELECTED):

#### General Awards/Honors:

- 2021 ACM Fellow, for contributions to electronic design automation, including design for manufacturing and physical design
- 2017 **SPIE Fellow**, for achievements in IC design for manufacturing with advanced lithography
- 2014 **IEEE Fellow**, for contributions to design for manufacturability in integrated circuits
- 2020- Silicon Laboratories Endowed Chair in Electrical Engineering, UT Austin

- 2020 IEEE CEDA Outstanding Service Recognition, "for outstanding service to the EDA community as ICCAD General Chair in 2019"
- 2019 Cadence Academic Collaboration Award, "for contributions to design for manufacturing and physical design of integrated circuits and systems, and educating a diverse body of outstanding EDA professionals to industry"
- 2019-2021 IEEE Council on Electronic Design Automation (CEDA) Distinguished Lecturer
- 2014-2020 Engineering Foundation Endowed Professorship #1, UT Austin
- 2014 **RAISE Faculty Excellence Award** -- Recognizing Asian & Asian American Faculty & Staff Instilling Strength and Excellence, The University of Texas at Austin
- 2013 SRC Technical Excellence Award, for "Nanometer IC Design for Manufacturability" with the citation "In recognition of your key contributions to technology that have significantly enhanced the productivity of the semiconductor industry"
- 2013-2014 Earl N. & Margaret Brasfield Endowed Faculty Fellowship in Engineering, UT Austin
- 2010, 2006, 2005, 2004 IBM Faculty Award
- 2009 UCLA School of Engineering and Applied Science, **Distinguished Young Alumnus Award** (a.k.a. **Rising Professional Achievement Award**), which honors the early career achievements of alumni who are under the age of 40
- 2008-2009 IEEE Circuits & Systems (CAS) Society Distinguished Lecturer
- 2008, 2000 Semiconductor Research Corporation (SRC) Inventor Recognition Award
- 2008 Association for Computing Machinery (ACM) Recognition of Service Award
- 2007 National Science Foundation (NSF), Faculty Early Career Development (CAREER) Award
- 2007 Association for Computing Machinery (ACM) Recognition of Service Award
- 2005 ACM/SIGDA Outstanding New Faculty Award
- 2003 IBM Research Bravo Award
- 2001 Outstanding Ph.D. Award, UCLA Computer Science Department
- 2000 Dimitris Chorafas Foundation Award
- 1999-2000 IBM Research Fellowship

## Best Paper Awards, Prolific Author Awards, etc.:

- 2021 IEEE Transactions on Computer-Aided Design Donald O. Pederson Best Paper Award
- 2020 Best Poster Award, NSF Workshop on Machine Learning Hardware (Student: Jiaqi Gu)
- 2020 Best Paper Award, ACM International Symposium on Physical Design (ISPD)
- 2020 Best Paper Award, ACM/IEEE Asian and South Pacific Design Automation Conference (ASP-DAC)
- 2020 ASP-DAC Prolific Author Award for having published 25 or more papers at the 25<sup>th</sup> Asian and South Pacific Design Automation Conference (ASP-DAC) – I have published 44 papers as of 2020 in ASP-DAC, which is ranked #3 in the world in ASP-DAC history
- 2020 ASP-DAC 10-Year Retrospective Most Influential Paper Award Finalist
- 2019 Best Paper Award, ACM/IEEE Design Automation Conference (DAC)
- 2018 Best Paper Award, ACM Great Lakes Symposium on VLSI (GLSVLSI)
- 2018 Best Paper Award, Integration the VLSI Journal
- 2017 Best Paper Award, IEEE International Symposium on Hardware Oriented Security and Trust (HOST)
- 2016 SPIE Advanced Lithography Franco Cerrina Memorial Best Student Paper Award
- 2015 Best Paper in Session Award, SRC Techcon Conference
- 2015 Asian and South Pacific Design Automation Conference (**ASP-DAC**) Frequently Cited Author Award (given to the top 3 cited authors in ASP-DAC's 20-year history)
- 2015 ASP-DAC 10-Year Retrospective Most Influential Paper Award Finalist
- 2014 Best Paper Award, ACM International Symposium on Physical Design (ISPD)
- 2014 Communications of the ACM (CACM) **Research Highlights**, for "Full-Chip Mechanical Reliability Analysis and Optimization for 3D ICs"
- 2013 IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), **Keynote Paper** for "Design for Manufacturing with Emerging Nanolithography"

- 2013 William J. MacCalla Best Paper Award, IEEE/ACM International Conference on Computer Aided Design (ICCAD)
- 2013 DAC Top 10 Author in Fifth Decade, for being one of the top 10 most prolific authors in DAC's fifth decade
- 2013 DAC Prolific Author Award DAC 25 Club, for having published 25 or more papers at the Design Automation Conference
- 2012 Best Paper in Session Award, SRC Techcon Conference
- 2012 **Best Paper Award**, ACM/IEEE Asian and South Pacific Design Automation Conference (ASP-DAC)
- 2011 Best Paper Award, ACM International Symposium on Physical Design (ISPD)
- 2010 IBM Research Pat Goldberg Memorial Best Paper Award in Computer Science, Electrical Engineering and Math (4 awardees across all fields of CS, EE, and Math among all papers published/co-authored by IBM Research)
- 2010 **Best Paper Award**, ACM/IEEE Asian and South Pacific Design Automation Conference (ASP-DAC)
- 2009 Best Student Paper Award, IEEE International Conference on IC Design and Technology
- 2009 Best Paper (IP) Award, IEEE/ACM Design Automation & Test in Europe (DATE)
- 2007 Best Paper in Session Award, SRC Techcon Conference
- 1998 Best Paper in Session Award, SRC Techcon Conference
- **18** additional Best Paper Award Candidates/Finalists/Nominations: DAC 2021, CICC 2021, DAC 2020, ASP-DAC 2020, DAC'19, ISPD'19, DATE'19, DAC'14, ASP-DAC'13, DAC'12, ISPD'12, ICCAD'11, DAC'11, ISPD'10, ICCAD'08, ASP-DAC'08, DAC'06, ASP-DAC'06

# Contest Awards and Student Awards:

- 2022 Robert S. Hilbert Memorial Optical Design Competition Winner (Students: Chenghao Feng, Jiaqi Gu, and Hanqing Zhu) \$3,000
- 2017 ACM International Symposium on Physical Design (ISPD) Contest: 1<sup>st</sup> Place
- 2016 ACM International Symposium on Physical Design (ISPD) Contest: 1st Place
- 2013 ICCAD CAD Contest Award (the 2nd Place) in "Mask Optimization"
- 2012 ICCAD CAD Contest Award in "Fuzzy Pattern Matching for Physical Verification", 2<sup>nd</sup> Place
- 2009 Grand Prize (\$25,000), eASIC Placement Worldwide Contest
- 2007 IEEE CEDA Award for the Open Source BoxRouter 2.0
- 2007 ACM International Symposium on Physical Design (ISPD) Routing Contest Awards: the 2<sup>nd</sup> place in 3D and the 3<sup>rd</sup> place in 2D
- 2022 Spring UT-ECE Senior Capstone Design 1<sup>st</sup> Place Entrepreneurial Category Winning Team HitStick (students: Nick Canga, Alex Kremer, Austin Rath, Connor Smith, Abhi Sridhar, Zane Zwanenburg), Faculty Mentor
- 2022 Honor for PhD Student Wei Ye: European Design and Automation Association (EDAA) **Outstanding Dissertation Award**
- 2021 Honor for PhD Student Jiaqi Gu (co-advised by Prof. Ray Chen): First Place, ACM Student Research Competition Grand Finals (Graduate Category)
- 2021 Honor for PhD Student Zhoufeng Ying (co-advised with Prof. Ray Chen): **Margarida Jacome Dissertation Prize**, Department of Electrical and Computer Engineering, UT Austin (one per year for the entire ECE Dept.)
- 2021 Honor for PhD Student Ahmet Budak (co-advised by Prof. Nan Sun): ADI Outstanding Student Designer Award
- 2020 Honor for PhD Student Jiaqi Gu: ACM/SIGDA Student Research Competition Gold Medal (Graduate Category) at ICCAD 2020
- 2019 Honor for PhD Student Meng Li: **Margarida Jacome Dissertation Prize**, Department of Electrical and Computer Engineering, UT Austin (one per year for the entire ECE Dept.)
- 2019 Honor for PhD Student Meng Li: European Design and Automation Association (EDAA) Outstanding Dissertation Award

- 2018 Honor for PhD Student Wuxi Li: ACM/SIGDA Student Research Competition Silver Medal (Graduate Category) at ICCAD 2018
- 2018 Honor for PhD Student Meng Li: First Place, ACM Student Research Competition Grand Finals (Graduate Category) – the award was presented at the Turing Award banquet
- 2018 Honor for PhD Student Xiaoqing Xu: ACM Outstanding PhD Dissertation Award in EDA
- 2017 Honor for PhD Student Meng Li: ACM/SIGDA Student Research Competition **Gold Medal** (Graduate Category) at ICCAD 2017
- 2016 Honor for PhD Student Xiaoqing Xu: ACM/SIGDA Student Research Competition Gold Medal (Graduate Category) at ICCAD 2016
- 2015 Honor for PhD Student Bei Yu: European Design and Automation Association (EDAA) Outstanding Dissertation Award
- 2013 Honor for PhD Student Bei Yu: ACM/SIGDA Student Research Competition Silver Medal (Graduate Track) at ICCAD 2013
- 2013 Honor for PhD Student Duo Ding: ACM Outstanding PhD Dissertation Award in EDA
- 2012 Fall UT-ECE Senior Design Open House, the 1<sup>st</sup> Place Winning Team, Faculty Mentor

## MEMBERSHIPS IN PROFESSIONAL AND HONORARY SOCIETIES:

**Fellow**, ACM (Association for Computing Machinery), class of 2021 **Fellow**, IEEE (Institute of Electrical and Electronics Engineers), class of 2014 **Fellow**, SPIE (International Society for Optical Engineering), class of 2017

## PROFESSIONAL SOCIETY AND MAJOR GOVERNMENTAL COMMITTEES:

## **Editorship**

- Senior Associate Editor, ACM Transactions on Design Automation of Electronic Systems (TODAES), 2014-present
- Subject Editor, Physical Synthesis and Design for Manufacturing, Elsevier Integration The VLSI Journal, 2020-present
- Associate Editor, IEEE Transactions on Computer Aided Design of Integrated Circuits and Systems (TCAD), 2006-2011, 2018-present
- Associate Editor, IEEE Design & Test, 2016-present
- Associate Editor, IET Computers & Digital Techniques, 2014-present
- Associate Editor, Science China Information Sciences, 2013-present
- Subject Area Editor (in VLSI Design), Journal of Computer Science and Technology (JCST), 2010-present
- Associate Editor, Journal of Microelectronic Manufacturing (JoMM), 2019-
- Associate Editor, IEEE Circuits and Systems Society (CASS) Newsletters, 2007-2016
- Associate Editor, IEEE Transactions on Very Large Scale Integration Systems (TVLSI), 2007-2014
- Associate Editor, IEEE Transactions on Circuits and Systems, I: Regular Papers (TCAS-I), 2008-2009
- Guest Editor, IEEE Transactions on Computer Aided Design of Integrated Circuits and Systems (TCAD), Special Section of International Symposium on Physical Design, 2007 and 2008
- Associate Editor, IEEE Transactions on Circuits and Systems, II: Express Briefs (TCAS-II), 2006-2007

## Service to Professional Society and Government/Agencies

• IEEE CAS Society IC Design and Test for Emerging Circuits and Systems Standards (CAS/ICSC) Committee, 2022-2024

- ACM/SIGDA Outstanding PhD Dissertation Award Committee Chair, 2022
- ACM/TODAES Best Paper Award Committee, 2022
- Steering Committee, ACM Special Interest Group on Embedded Systems (SIGBED) China, 2021-
- IEEE Computer Society Fellow Evaluation Committee, 2021
- ACM Special Interest Group on Design Automation (SIGDA), Executive Committee (Award Chair), 2018-2021
- IEEE Electron Devices Society (EDS) Representative to IEEE Council on Electronic Design Automation (CEDA), 2016-2019
- IEEE Council on Electronic Design Automation (CEDA) Fellow Evaluation Committee, 2017
- IEEE Council on Electronic Design Automation (CEDA), Distinguished Lecturer Program Committee, 2016-2019
- EDAA Outstanding Dissertation Award Jury Member, 2019, 2020, 2021
- ACM/SIGDA Outstanding New Faculty Award Committee, 2017
- ACM/TODAES Best Paper Award Committee, 2016, 2017, 2019
- ACM/SIGDA Outstanding PhD Dissertation Award Committee, 2014
- Advisor Board, Chinese American Semiconductor Professional Association (华美半导体协会), Austin Chapter, 2013 -
- IEEE Council on Electronic Design Automation (CEDA), Publicity Committee, 2012-present
- IEEE Admission & Advancement Committee Senior Member Review Panel, Feb. 2013
- ACM/SIGDA Technical Committee on Physical Design, Chair, 2009-2015
- Semiconductor Industry Association, International Technology Roadmap for Semiconductors (ITRS), Design Technology Working Group, 2004-2015
- ACM/SIGDA Outstanding PhD Dissertation Award Committee, 2012
- IEEE Computer-Aided Network Design (CANDE) Committee: Past Chair, 2010; Chair, 2009; Secretary, 2008
- IEEE Council on EDA (CEDA) Working Group for Educational Certification Program in China, 2007
- IEEE Guillemin-Cauer and Darlington Best Paper Awards Nomination Committee, 2007
- IEEE TCAS-II EDICS Committee, 2006
- NYSTAR (New York State) Microelectronics Design Center (MDC) Industrial Liaison, 2002-2003
- Semiconductor Research Corporation (SRC) Industrial Liaison, 2001-2003

## Services to Professional Conferences

Various Chair/Leadership/Advisory Positions

- Executive Committee Member and Technical Program Vice Chair, ACM/IEEE Design Automation Conference (DAC), 2023
- Executive Committee Member and Panel Chair, ACM/IEEE Design Automation Conference (DAC), 2022
- Local Arrangement Co-Chair, 55<sup>th</sup> IEEE International Symposium on Circuits and Systems (ISCAS), Austin, Texas, 2022
- Academic Chair of EDA Events at the 24th International Conference on Theory and Applications of Satisfiability Testing (SAT2021), 2021
- Advisory Chair, International Conference on Integrated Circuits and Microsystems (ICICM), 2020, 2021
- Executive Committee (Past Chair), IEEE/ACM International Conference on Computer-Aided Design (ICCAD), 2020
- **General Chair**, IEEE/ACM International Conference on Computer-Aided Design (ICCAD), 2019
- Advisory Board, IEEE International Conference on Omni-layer Intelligent Systems (COINS), 2019-2022

- **Program Chair**, IEEE/ACM International Conference on Computer-Aided Design (ICCAD), 2018
- Subcommittee Chair for "Physical Design and Verification, Lithography and DFM", Design Automation Conference (DAC), 2020, 2021
- CAD Track Chair, International Symposium on Low Power Electronics & Design (ISLPED), 2018
- Vice Program Chair, IEEE/ACM International Conference on Computer-Aided Design (ICCAD), 2017
- **Technical Program Chair**, ACM/IEEE Asia and South Pacific Design Automation Conference (ASP-DAC), 2017
- Executive Committee Member and Special Session/Tutorial Chair, IEEE/ACM International Conference on Computer-Aided Design (ICCAD), 2016
- International Advisory Committee Co-Chair, IEEE International Conference on Ubiquitous Wireless Broadband (ICUWB), Oct. 16-19, 2016
- Subcommittee Chair for "Physical Verification, Lithography and DFM", Design Automation Conference (DAC), 2016
- Steering Committee Member, ACM International Symposium on Physical Design (ISPD), 2016, 2017, 2018, 2019, 2020, 2021
- Technical Program Committee Vice Chair, ACM/IEEE Asia and South Pacific Design Automation Conference (ASP-DAC), 2016
- Executive Committee Member and Workshop Chair, IEEE/ACM International Conference on Computer-Aided Design (ICCAD), 2015
- Executive Committee Member and Tutorial Chair, ACM/IEEE Design Automation Conference (DAC), 2014
- Organizing Committee Chair, IEEE Texas Workshop on Integrated Systems Exploration (TexasWISE), 2014
- Co-Chair, IEEE/ACM Workshop on Variability Modeling and Characterization (VMC), 2013, 2014 (co-located with ICCAD)
- Co-Chair, NSF/SRC/DFG Cross Domain Resilience Workshop, Austin, July 11-12, 2013
- Technical Program Co-Chair, the 1<sup>st</sup> IEEE International High Speed Interconnect Symposium (From Silicon to Systems), Dallas, April 30, 2013
- Organizing Committee, the 1<sup>st</sup> IEEE Texas Workshop on Integrated Systems Exploration (TexasWISE), 2013
- Conference Co-Chair, 13th International CAD/Graphics Conference, 2013
- EDA Track Co-Chair, 31<sup>st</sup> IEEE International Conference on Computer Design (ICCD), 2013
- ASP-DAC 10-Year Retrospective Most Influential Paper Award Committee Member, 2013
- Technical Advisory Board Member, International System-on-Chip (SoC) Conference & Exhibit, 2007-present
- Design for Manufacturability Track Chair, International Conference on Computer Aided Design (ICCAD), 2012
- CAD and Design Tools Track Chair, International Symposium on Low Power Electronics & Design (ISLPED), 2012, 2013, 2014
- Design for Manufacturability Subcommittee Chair, Design Automation Conference (DAC), 2012
- DFM and Statistical Design, Subcommittee Chair, Asian and South Pacific Design Automation Conference (ASP-DAC), 2012, 2013
- EDA Subcommittee Chair, International Symposium on VLSI Design, Automation & Test (VLSI-DAT), 2010, 2011, 2012, 2013, 2014
- EDA Subcommittee Co-Chair, IEEE International Conference on Integrated Circuit Design and Technology (ICICDT), 2012, 2013, 2014
- Award Chair, IEEE International Conference on Integrated Circuit Design and Technology (ICICDT), 2009-2012
- Biological, Nanoscale and Post-CMOS Systems, Subcommittee Chair, International Conference on Computer-Aided Design (ICCAD), 2011

- Physical Design & Manufacturability Subcommittee Chair, Design Automation Conference (DAC), 2011
- Physical Design Track Chair, Asian and South Pacific Design Automation Conference (ASP-DAC), 2011
- Exhibits Chair, International Symposium on Low Power Electronics & Design (ISLPED), 2010
- Best Paper Award Committee Member, IEEE/ACM International Symposium on Networks-on-Chip (NOCS), 2009
- Steering Committee Chair, ACM International Symposium on Physical Design (ISPD), 2009
- DFM Track Chair, Asian and South Pacific Design Automation Conference (ASP-DAC), 2009
- General Co-Chair, Austin Conference on Integrated Systems and Circuits (ACISC), 2009
- Chair for Electronic Design Automation (EDA) track, First Asian Symposium on Quality Electronic Design (ASQED), 2009
- General Chair, ACM International Symposium on Physical Design (ISPD), 2008
- Program Co-Chair, Austin Conference on Integrated Systems and Circuits (ACISC), 2008
- Publication Chair, SLIP Workshop, 2008
- Co-Chair for Design of Reliable Circuits and Systems (DFR) track, International Symposium on Quality Electronic Design (ISQED), 2007 and 2008
- Local Arrangement Chair/Steering Committee Member, IEEE International Conference on Integrated Circuit Design and Technology (ICICDT), 2007
- Program Chair, ACM International Symposium on Physical Design (ISPD), 2007
- IEEE CANDE Workshop Chair, 2007
- CAD track Co-Chair, International Symposium on Circuits and Systems (ISCAS), 2006, 2007
- Invited Speakers/Panel Chair, Austin Conference on Integrated Systems and Circuits (ACISC), 2006, 2007
- Publication Chair, ACM International Symposium on Physical Design (ISPD), 2006
- Publicity Chair, ACM International Symposium on Physical Design (ISPD), 2005
- Publicity Co-Chair, SLIP Workshop, 2003
- Local Arrangement Chair, Great Lakes Symposium on VLSI (GLSVLSI), 2002
- Session Chair for DAC, ICCAD, ISPD, ASP-DAC, ISQED, SLIP, ICICDT, ICSICT, etc.

## Program Committee Member

- IEEE/ACM International Conference on Computer-Aided Design (ICCAD), 2022
- ACM/IEEE Workshop on Machine Learning for CAD (MLCAD), 2020, 2021, 2022
- SPIE Advanced Lithography Symposium DFM Conference Committee, 2012-present
- SPIE Photonics West Optoelectronic Interconnect XII Conference Committee, 2012
- ACM/IEEE International Symposium on Low Power Electronics & Design (ISLPED), 2011present
- IEEE International Conference on Computer Design (ICCD), 2011-2014
- ACM/SIGDA Student Research Competition at ICCAD 2013, 2014
- ACM/IEEE Design Automation Conference (DAC), 2009-2012
- IEEE/ACM International Conference on Computer-Aided Design (ICCAD), 2003-2005, 2009-2012
- ACM/IEEE Asian and South Pacific Design Automation Conference (ASP-DAC), 2003-2005, 2007, 2009-2013, 2015
- IEEE International Symposium on VLSI Design, Automation & Test (VLSI-DAT), 2008-2015
- IEEE International Workshop on Design for Manufacturability & Yield (DFM&Y), 2007-2011
- IEEE International Conference on Integrated Circuit Design and Technology (ICICDT), 2005-2014
- ACM International Workshop on System Level Interconnect Prediction (SLIP), 2003-2011
- SASIMI Workshop, 2009-2010
- IEEE International Symposium on Quality Electronic Design (ISQED), 2006-2009
- Austin Conference on Integrated Systems and Circuits (ACISC), 2006-2008
- International Semiconductor Technology Conference, 2008

- IEEE/ACM International Conference on VLSI Design (VLSID), 2008
- IEEE/ACM Design, Automation and Test in Europe (DATE), 2006, 2007
- International Symposium on Circuits and Systems (ISCAS), 2004-2007
- ACM International Symposium on Physical Design (ISPD), 2004-2007
- ACM Great Lakes Symposium on VLSI (GLSVLSI), 2002-2006

## **Proposal Review Panels**

- National Science Foundation (NSF) Panelist
- External reviewer for European Research Council
- Germany DFG Panelist
- External reviewer for Swiss National Science Foundation (SNSF)
- External reviewer for Austrian Science Fund (FWF)
- External reviewer for Research Grants Council, Hong Kong
- External reviewer for Qatar National Research Fund
- External reviewer for California MICRO Program
- External reviewer for Louisiana Board of Regents
- External reviewer for University of Missouri Research Board

## **PUBLICATIONS:**

Google citation page <u>http://scholar.google.com/citations?user=3aLlroEAAAAJ</u> Citations 12,600, h-index 58, i-10 index 276, as of August 6, 2022

## A. Refereed Journal Articles

- [J1] Xiaohan Gao, Haoyi Zhang, Mingjie Liu, Linxiao Shen, David Z. Pan, Yibo Lin, Runsheng Wang, Ru, "Interactive Analog Layout Editing with Instant Placement and Routing Legalization," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Date of Publication: 12 July 2022
- [J2] Jiaqi Gu, Chenghao Feng, Hanqing Zhu, Zheng Zhao, Zhoufeng Ying, Mingjie Liu, Ray T. Chen, and David Z. Pan, "<u>SqueezeLight: A Multi-Operand Ring-Based Optical Neural Network with</u> <u>Cross-Layer Scalability</u>," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Date of Publication: 08 July 2022
- [J3] Hanqing Zhu, Jiaqi Gu, Chenghao Feng, Mingjie Liu, Zixuan Jiang, Ray T. Chen, and David Z. Pan, "<u>ELight: Towards Efficient and Aging-Resilient Photonic In-Memory Neurocomputing</u>," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Date of Publication: 13 June 2022
- [J4] Keren Zhu, Hao Chen, Mingjie Liu, and David Z. Pan, "<u>Tutorial and Perspectives on MAGICAL: A</u> <u>Silicon-Proven Open-Source Analog IC Layout System</u>," *IEEE Transactions on Circuits and Systems II: Express Briefs (TCAS-II)*, 2022. (**Invited**)
- [J5] Jiaqi Gu, Chenghao Feng, Hanqing Zhu, Ray T. Chen, and David Z. Pan, "Light in Al: Toward <u>Efficient Neurocomputing with Optical Neural Networks - A Tutorial</u>," *IEEE Transactions on Circuits and Systems II: Express Briefs (TCAS-II)*, 2022. (Invited)
- [J6] Ahmet F. Budak, Miguel Gandara, Wei Shi, David Z. Pan, Nan Sun and Bo Liu, "<u>An Efficient</u> <u>Analog Circuit Sizing Method Based on Machine Learning Assisted Global Optimization</u>," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Vol. 41, No. 5, pp. 1209-1221, May 2022
- [J7] Ki Yong Kim, David Z. Pan, and Ranjit Gharpurey, "<u>A Broadband Spectrum Channelizer with</u> <u>PWM-LO Based Sub-Band Gain Control</u>," *IEEE Journal of Solid-State Circuits (JSSC)*, Vol. 57, No. 3, pp. 781-792, Jan. 2022,
- [J8] Martin Rapp, Hussam Amrouch, Yibo Lin, Bei Yu, David Z. Pan, Marilyn Wolf, and Jeorg Henkel, "<u>MLCAD: A Survey of Research in Machine Learning for CAD,</u>" *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Date of publication Nov. 2021 (Keynote Paper)

- [J9] Chenghao, Feng, Zhoufeng Ying, Zheng Zhao, Jiaqi Gu, David Z. Pan, and Ray T. Chen, "Towards high-speed and energy-efficient computing: A WDM-based scalable on-chip silicon integrated optical comparator," *Laser & Photonics Reviews*, Jun. 2021
- [J10] Yibo Lin, Zixuan Jiang, Jiaqi Gu, Wuxi Li, Shounak Dhar, Haoxing Ren, Brucek Khailany, and David Z. Pan, "<u>DREAMPlace: Deep Learning Toolkit-Enabled GPU Acceleration for Modern VLSI</u> <u>Placement,</u>" *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems* (*TCAD*), Vol. 40, no. 4, pp. 748-761, April 2021. (**Donald O. Pederson Best Paper Award**)
- [J11] Hao Chen\*, Mingjie Liu\*, Biying Xu\*, Keren Zhu\*, Xiyuan Tang, Shaolan Li, Yibo Lin, Nan Sun and David Z. Pan, "<u>MAGICAL: An Open-Source Fully Automated Analog IC Layout System from</u> <u>Netlist to GDSII</u>," *IEEE Design & Test*, Vol. 38, No. 2, April, 2021 (\* indicates equal contributions in alphabetical order)
- [J12] Junzhe Cai, Changhao Yan, Yudong Tao, Yibo Lin, Shengguo Wang, David Z. Pan, and Xuan Zeng, <u>"A Novel and Unified Full-chip CMP Model Aware Dummy Fill Insertion Framework with SQP-Based Optimization Method</u>," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Vol. 40, no. 3, pp. 603-607, March 2021.
- [J13] Mohamed Baker Alawieh, Yibo Lin, Zaiwei Zhang, Meng Li, Qixing Huang, and David Z. Pan, "GAN-SRAF: Sub-Resolution Assist Feature Generation using Generative Adversarial Networks," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Vol. 40, no. 2, pp. 373-385, Feb. 2021.
- [J14] Yibai Meng, Wuxi Li, Yibo Lin and David Z. Pan, "<u>elfPlace: Electrostatics-based Placement for</u> <u>Large-Scale Heterogeneous FPGAs</u>," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Publication date Jan. 2021
- [J15] Wei Li, Yuzhe Ma, Qi Sun, Lu Zhang, Yibo Lin, Iris Hui-Ru Jiang, Bei Yu, and David Z. Pan, "<u>OpenMPL: An Open Source Layout Decomposer</u>", *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Publication Dec. 2020.
- [J16] Xiyuan Tang, Xiangxing Yang, Wenda Zhao, Chen-Kai Hsu, Jiaxin Liu, Linxiao Shen, Abhishek Mukherjee, Wei Shi, Shaolan Li, David Z. Pan, and Nan Sun, "<u>A 13.5-ENOB, 107-µW Noise-Shaping SAR ADC with PVT-Robust Closed-Loop Dynamic Amplifier</u>," *IEEE Journal of Solid-State Circuits (JSSC)*, Vol. 55, No. 12, pp. 3248-3259, Dec. 2020.
- [J17] Ying, Zhoufeng, Chenghao Feng, Zheng Zhao, Jiaqi Gu, Richard Soref, David Z. Pan, and Ray T. Chen, "<u>Sequential logic and pipelining in chip-based electronic-photonic digital computing</u>," *IEEE Photonics Journal*, Vol. 12, no. 6, Dec. 2020
- [J18] Yibo Lin, Wuxi Li, Jiaqi Gu, Haoxing Ren, Brucek Khailany, "<u>ABCDPlace: Accelerated Batch-based Concurrent Detailed Placement on Multi-threaded CPUs and GPUs</u>," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Vol. 39, no. 12, pp. 5083-5096, Dec. 2020.
- [J19] Hao Chen\*, Mingjie Liu\*, Xiyuan Tang\*, Keren Zhu\*, Nan Sun and David Z. Pan, "Challenges and Opportunities Toward Fully Automated Analog Layout Design," *Journal of Semiconductors*, Vol. 41, no. 11, Nov. 2020 (Invited Paper) (\* in alphabetic order)
- [J20] Jiaqi Gu, Zheng Zhao, Chenghao Feng, Zhoufeng Ying, Mingjie Liu, Ray T. Chen, and David Z. Pan, "<u>Towards Hardware-Efficient Optical Neural Networks: Beyond FFT Architecture via Joint</u> <u>Learnability</u>," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems* (*TCAD*), Publication Date: Sept. 2020
- [J21] Chenghao Feng, Zhoufeng Ying, Zheng Zhao, Jiaqi Gu, David Z. Pan, and Ray T. Chen, "Wavelength-division-multiplexing (WDM)-based integrated electronic-photonic switching network (EPSN) for high-speed data processing and transportation," Nanophotonics, Vol. 9, No. 15, Sept. 2020.
- [J22] Xiyuan Tang, Shaolan Li, Xiangxing Yang, Linxiao Shen, Wenda Zhao, Randall P. Williams, Jiaxin Liu, Zhichao Tan, Neal A. Hall, David Z. Pan, and Nan Sun, "<u>An Energy-Efficient Time-</u> <u>Domain Incremental Zoom Capacitance-to-Digital Converter</u>," *IEEE Journal of Solid-State Circuits* (JSSC), Vol. 55, No. 11, pp. 3064-3075, Nov. 2020.
- [J23] Jing Chen, Mohamed Baker Alawieh, Yibo Lin, Maolin Zhang, Jun Zhang, Yufeng Guo, and David Z. Pan, "<u>Automatic Selection of Structure Parameters of Silicon on Insulator Lateral Power Device</u> <u>Using Bayesian Optimization</u>," *IEEE Electron Device Letters*, vol. 41, no. 9, pp. 1288-1291, Sept. 2020.

- [J24] Shaolan Li, David Z. Pan, and Nan Sun, "<u>An OTA-Less Second-Order VCO-Based CT ΔΣ</u> <u>Modulator Using an Inherent Passive Integrator and Capacitive Feedback</u>," *IEEE Journal of Solid-State Circuits (JSSC)*, Vol. 55, No. 5, pp. 1337-1350, May 2020.
- [J25] Zhoufeng Ying, Chenghao Feng, Zheng Zhao, Shounak Dhar, Hamed Dalir, Jiaqi Gu, Yue Cheng, Richard Soref, David Z. Pan and Ray T. Chen, "Electronic-photonic arithmetic logic unit for high-speed computing," *Nature Communications,* Vol. 11, 2154, May 2020.
- [J26] Chenghao Feng, Zhoufeng Ying, Zheng Zhao, Rohan Mital, David Z. Pan, and Ray T. Chen, "Analysis of Microresonator-Based Logic Gate for High-Speed Optical Computing in Integrated Photonics," *IEEE Journal of Selected Topics in Quantum Electronics,* Vol. 26, No. 2, March-April 2020,
- [J27] Jing Chen, Mohamed Baker Alawieh, Yibo Lin, Maolin Zhang, Jun Zhang, Yufeng Guo, and David Z. Pan, "<u>PowerNet: SOI Lateral Power Device Breakdown Prediction With Deep Neural</u> <u>Networks</u>," *IEEE Access*, Feb. 2020.
- [J28] David Z. Pan, "Report on the 38th ACM/IEEE International Conference on Computer-Aided Design (ICCAD 2019)," IEEE Design & Test, Vol. 37, No. 2, pp. 121-122, 2020.
- [J29] Taehyun Kwon, Muhammad Imran, David Z. Pan, and Joon-Sung Yang, "Virtual Tile Based Flipflop Alignment Methodology for Clock Network Power Optimization," *IEEE Transactions on VLSI Systems (TVLSI)*, Vol. 28, no. 5, May 2020. <u>https://doi.org/10.1109/TVLSI.2020.2966912</u>
- [J30] Xiyuan Tang, Linxiao Shen, Begum Kasap, Xiangxing Yang, Wei Shi, Abhishek Mukherjee, David Z. Pan, and Nan Sun, "An Energy-Efficient Comparator with Dynamic Floating Inverter Amplifier," IEEE Journal of Solid-State Circuits (JSSC), Jan. 2020. https://doi.org/10.1109/JSSC.2019.2960485
- [J31] Mohamed Baker Alawieh, Yibo Lin, Wei Ye, and David Z. Pan, "Generative Learning in VLSI Design for Manufacturability: Current Status and Future Directions," *Journal of Microelectronic Manufacturing*, Vol. 2, No. 4, Dec. 2019, (Invited Paper) https://doi.org/10.33079/jomm.19020401
- [J32] Wenda Zhao, Shaolan Li, Biying Xu, Xiangxing Yang, Xiyuan Tang, Linxiao Shen, Nanshu Lu, David Z. Pan, and Nan Sun, "A 0.025-mm<sup>2</sup> 0.8-V 78.5-dB SNDR VCO-Based Sensor Readout Circuit in a Hybrid PLL-Δ ΣM Structure," *IEEE Journal of Solid-State Circuits (JSSC)*, Dec., 2019, <u>https://doi.org/10.1109/JSSC.2019.2959479</u>
- [J33] Ying Chen, Yibo Lin, Lisong Dong, Tianyang Gai, Rui Chen, Yajuan Su, Yayi Wei and David Z. Pan, "SoulNet: Ultrafast Optical Source Optimization Utilizing Generative Neural Networks for Advanced Lithography," *Journal of Micro/Nanolithography, MEMS, and MOEMS (JM3)*, 18(4), 043506, Nov. 2019. <u>https://doi.org/10.1117/1.JMM.18.4.043506</u>
- [J34] Wuxi Li and David Z. Pan, "A New Paradigm for FPGA Placement without Explicit Packing," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Vol. 38, No. 1, Nov. 2019. https://doi.org/10.1109/TCAD.2018.2877017
- [J35] Yibo Lin, Meng Li, Yuki Watanabe, Taiki Kimura, Tetsuaki Matsunawa, Shigeki Nojima, and David Z. Pan, "Data Efficient Lithography Modeling with Transfer Learning and Active Data Selection," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), Oct. 2019. <u>https://doi.org/10.1109/TCAD.2018.2864251</u>
- [J36] Meng Li, Bei Yu, Yibo Lin, Xiaoqing Xu, Wuxi Li, and David Z. Pan, "A Practical Split Manufacturing Framework for Trojan Prevention via Simultaneous Wire Lifting and Cell Insertion," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), Sept. 2019. <u>https://doi.org/10.1109/TCAD.2018.2859402</u>
- [J37] Kaveh Shamsi, Meng Li, Kenneth Plaks, Saverio Fazzari, David Z. Pan, and Yier Jin, "IP Protection and Supply Chain Security through Logic Obfuscation: A Systematic Overview," ACM Transactions on Design Automation of Electronic Systems (TODAES), Sept. 2019. https://doi.org/10.1145/3342099
- [J38] Meng Li, Kaveh Shamsi, Travis Meade, Zheng Zhao, Bei Yu, Yier Jin, and David. Z. Pan, "Provably Secure Camouflaging Strategy for IC Protection," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Vo. 38, No. 8, pp. 1399-1412, August 2019 <u>https://doi.org/10.1109/TCAD.2017.2750088</u>
- [J39] Derong Liu, Bei Yu, Vinicius Livramento, Salim Chowdhury, Duo Ding, Huy Vo, Akshay Sharma, and David Z. Pan, "Synergistic Topology Generation and Route Synthesis for On-Chip Performance-Critical Signal Groups," *IEEE Transactions on Computer-Aided Design of Integrated*

*Circuits and Systems (TCAD)*, Vol. 38, no. 6, June 2019. <u>https://doi.org/10.1109/TCAD.2018.2834424</u>

- [J40] Abhishek Mukherjee, Miguel Gandara, Biying Xu, Shaolan Li, Linxiao Shen, Xiyuan Tang, David Z. Pan, and Nan Sun, "A 1-GS/s 20 MHz-BW Capacitive-Input Continuous-Time ΔΣ ADC Using a Novel Parasitic Pole-Mitigated Fully Differential VCO," *IEEE Solid-State Letters*, April 2019. https://doi.org/10.1109/LSSC.2019.2911874
- [J41] Ying Chen, Yibo Lin, Tianyang Gai, Yajuan Su, Yayi Wei, and David Z. Pan, "Semi-Supervised Hotspot Detection with Self-Paced Multi-Task Learning," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, April 2019 https://doi.org/10.1109/TCAD.2019.2912948
- [J42] Jing Chen, Yibo Lin, Yufeng Guo, Maolin Zhang, Mohamed B. Alawieh, and David Z. Pan, "Lithography Hotspot Detection Using a Double Inception Module Architecture," *Journal of Micro/Nanolithography, MEMS, and MOEMS (JM3)*, 18(1), 013507, March 2019 <u>https://doi.org/10.1117/1.JMM.18.1.013507</u>
- [J43] Zhoufeng Ying, Shounak Dhar, Zheng Zhao, David Z. Pan, Richard Soref, and Ray T. Chen, "Electro-Optic Ripple-Carry Adder in Integrated Silicon Photonics for Optical Computing," IEEE Journal of Selected Topics in Quantum Electronics (JSTQE), Vol. 24, No. 6, Nov.-Dec. 2018. https://doi.org/10.1109/JSTQE.2018.2836955
- [J44] Zhoufeng Ying, Zheng Zhao, Chenghao Feng, Rohan Mital, Shounak Dhar, David Z. Pan, Richard Soref, and Ray T. Chen, <u>"Automated logic synthesis for electro-optic logic-based</u> integrated optical computing," *Optics Express*, 26, no. 21, pp. 28002-28012, Oct. 2018.
- [J45] Shaolan Li, Qiao Bo, Miguel Gandara, David Z. Pan, and Nan Sun, "<u>A 13-ENOB Second-Order</u> <u>Noise-Shaping SAR ADC Realizing Optimized NTF Zeros Using the Error-Feedback</u> <u>Structure</u>," *IEEE Journal of Solid-State Circuits (JSSC)*, Oct. 2018.
- [J46] Hao Zhou, Hengliang Zhu, Tao Cui, David Z. Pan, Dian Zhou, and Xuan Zeng, "An Improved Domain Decomposition Method for Drop Impact Reliability Analysis of 3D ICs," *IEEE Transactions on Components, Packaging and Manufacturing Technology (TCPMT)*, Vol. 8, no. 10, pp. 1788-1799, Oct. 2018 <a href="https://doi.org/10.1109/TCPMT.2018.2853157">https://doi.org/10.1109/TCPMT.2018.2853157</a>
- [J47] Xinquan Li, Bei Yu, Jiaojiao Ou, Jianli Chen, David Z. Pan, and Wenxin Zhu, "Graph Based Redundant Via Insertion and Guiding Template Assignment for DSA-MP," *IEEE Transactions on VLSI Systems (TVLSI)*, July 2018 <u>https://doi.org/10.1109/TVLSI.2018.2850044</u>
- [J48] Kaveh Shamsi, Meng Li, David Z. Pan, and Yier Jin, "On the Approximation Resiliency of Logic Locking and IC Camouflaging Schemes," *IEEE Transactions on Information Forensics & Security (TIFS)*, Vol. 14, no. 2, pp. 347-359, June 2018. https://doi.org/10.1109/TIFS.2018.2850319
- [J49] David Z. Pan, "Directed self-assembly for advanced chips," *Nature Electronics*, Vol. 1, no. 10, pp. 530-531, Oct. 2018. <u>https://doi.org/10.1038/s41928-018-0152-7</u>
- [J50] Hao Zhou, Hengliang Zhu, Tao Cui, David Z. Pan, Dian Zhou, and Xuan Zeng, "Thermal Stress and Reliability Analysis of TSV-Based 3-D ICs With a Novel Adaptive Strategy Finite Element Method," *IEEE Transactions on VLSI Systems (TVLSI)*, Vol. 26, No. 7, pp. 1312-1325, July 2018. https://doi.org/10.1109/TVLSI.2018.2811417
- [J51] Jun Zhang, Yufeng Guo, David Z. Pan, Kemeng Yang, Xiaojuan Lian, Jiafei Yao, and Man Li, "A New Physical Insight for the 3-D-Layout-Induced Cylindrical Breakdown in Lateral Power Devices on SOI Substrate," *IEEE Transactions on Electron Devices*, Vol. 65, No. 5, pp. 1843-1848, May 2018.
- [J52] Ye Zhang, Wenlong Lv, Wai-Shing Luk, Fan Yang, Hai Zhou, Dian Zhou, David Z. Pan, and Xuan Zeng, "Cut Redistribution and Insertion for Advanced 1D Layout Design via Network Flow Optimization," *IEEE Transactions on VLSI Systems (TVLSI)*, 2018 https://doi.org/10.1109/TVLSI.2018.2828603
- [J53] Wuxi Li, Yibo Lin, Meng Li, Shounak Dhar and David Z. Pan, "UTPlaceF 2.0: A High-Performance Clock-Aware FPGA Placement Engine," *ACM Transactions on Design Automation of Electronic Systems (TODAES)*, Vol. 23, no. 4, July 2018 <u>https://doi.org/10.1145/3174849</u>
- [J54] Zhoufeng Ying, Zheng Wang, Zheng Zhao, Shounak Dhar, David Z. Pan, Richard Soref, and Ray T. Chen, "Silicon microdisk-based full adders for optical computing," *Optics Letters*, Vol. 43, issue 5, pp. 983-986, (2018), <u>https://doi.org/10.1364/OL.43.000983</u>
- [J55] Kemeng Yang, Yufeng Guo, David Z. Pan, Jun Zhang, Man Li, Yi Tong, Lin He, and Jiafei Yao, "A Novel Variation of Lateral Doping Technique in SOI LDMOS With Circular Layout," *IEEE*

*Transactions on Electron Devices* (TED), Vol. 65, no. 4, pp. 1447-1452, April 2018 https://doi.org/10.1109/TED.2018.2808193

- [J56] Zhoufeng Ying, Zheng Wang, Zheng Zhao, Shounak Dhar, David Z. Pan, Richard Soref, and Ray T. Chen, "Comparison of microrings and microdisks for high-speed optical modulation in silicon photonics, *Applied Physics Letters*, 112, 111108 (2018); <u>https://doi.org/10.1063/1.5019590</u>
- [J57] Yibo Lin, Bei Yu, Meng Li, and David Z. Pan, "Layout Synthesis for Topological Quantum Circuits with 1D and 2D Architectures," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Vol. 38, No. 8, Aug. 2018 https://doi.org/10.1109/TCAD.2017.2760511
- [J58] Yibo Lin, Bei Yu, Xiaoqing Xu, Jhih-Rong Gao, Natarajan Viswanathan, Wen-Hao Liu, Zhuo Li, Charles J. Alpert and David Z. Pan, "MrDP: Multiple-row Detailed Placement of Heterogeneoussized Cells for Advanced Nodes," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Vol. 37, No. 6, pp. 1237-1250, June 2018 https://doi.org/10.1109/TCAD.2017.2748025
- [J59] Xiaoqing Xu, Yibo Lin, Meng Li, Tetsuaki Matsunawa, Shigeki Nojima, Chikaaki Kodama, Toshiya Kotani, and David Z. Pan, "Sub-Resolution Assist Feature Generation with Supervised Data Learning," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Vol. 37, No. 6, pp. 1225-1236, June 2018, <u>https://doi.org/10.1109/TCAD.2017.2748029</u>
- [J60] Wuxi Li, Shounak Dhar, and David Z. Pan, "UTPlaceF: A Routability-Driven FPGA Placer with Physical and Congestion Aware Packing," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Vol. 37, No. 4, pp. 869-882, April 2018, https://doi.org/10.1109/TCAD.2017.2729349
- [J61] Hengliang Zhu, Feng Hu, Hao Zhou, Dian Zhou, Xuan Zeng, and David Z. Pan, "Interlayer Cooling Network Design for High-Performance 3D-ICs Using Channel Patterning and Pruning," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Vol. 37, No. 4, pp. 770-781, April 2018 <u>https://doi.org/10.1109/TCAD.2017.2731683</u>
- [J62] Jun Zhang, Yu-Feng Guo, David Z. Pan, Ke-Meng Yang, Xiao-Juan Lian, and Jia-Fei Yao, "Effective Doping Concentration Theory: A New Physical Insight for the Double-RESURF Lateral Power Devices on SOI Substrate," *IEEE Transactions on Electron Devices (TED)*, Vol. 65, No. 2, pp. 648-654, Feb. 2018
- [J63] Taehee Lee, David Z. Pan, and Joon-Sung Yang, "Clock Network Optimization with Multi-bit Flipflop Generation Considering Multicorner Multimode Timing Constraint," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Vol. 37, No. 1, pp. 245-256, Jan. 2018 <u>https://doi.org/10.1109/TCAD.2017.2698025</u>
- [J64] Derong Liu, Bei Yu, Salim Chowdhury, and David Z. Pan, "TILA-S: Timing-Driven Incremental Layer Assignment Avoiding Slew Violations," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Vol. 37, No. 1, pp. 231-244, Jan 2018 <u>https://doi.org/10.1109/TCAD.2017.2652221</u>
- [J65] Yunfeng Yang, Wai-Shing Luk, Hai Zhou, David Z. Pan, Changhao Yan, Dian Zhou, and Xuan Zeng, "An Effective Layout Decomposition Method for DSA with Multiple Patterning in Contact-Hole Generation," ACM Transactions on Design Automation of Electronic Systems (TODAES), Vol. 23, No. 1, Article 11, September 2017 <a href="https://doi.org/10.1145/3131847">https://doi.org/10.1145/3131847</a>
- [J66] Yibo Lin, Bei Yu, and David Z. Pan, "High Performance Dummy Fill Insertion with Coupling and Uniformity Constraints," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), Vol. 36, No. 9, pp. 1532-1544, Sept. 2017. https://doi.org/10.1109/TCAD.2016.2638452
- [J67] Derong Liu, Bei Yu, Salim Chowdhury, and David Z. Pan, "Incremental Layer Assignment for Timing Optimization," ACM Transactions on Design Automation of Electronic Systems (TODAES), Vol. 22, No. 4, Article 75, July 2017 <u>https://doi.org/10.1145/3083727</u>
- [J68] Yibo Lin, Bei Yu, Biying Xu, and David Z. Pan, "Triple Patterning Aware Detailed Placement Toward Zero Cross-Row Middle-of-Line Conflict," *IEEE Transactions on Computer-Aided Design* of Integrated Circuits and Systems (TCAD), Vol. 37, Issue 7, pp. 1140-1152, July 2017 <u>https://doi.org/10.1109/TCAD.2017.2648843</u>
- [J69] Vinicius Livramento, Derong Liu, Salim Chowdhury, Bei Yu, Xiaoqing Xu, David Z. Pan, Jos'e Lu'is G"untzel, and Luiz C. V. dos Santos, "Incremental Layer Assignment Driven by an External Signoff Timing Engine," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and*

*Systems (TCAD)*, Vol. 37, Issue 7, pp. 1126-1139, July 2017 <u>https://doi.org/10.1109/TCAD.2016.2638450</u>

- [J70] Xiaoqing Xu, Yibo Lin, Meng Li, Jiaojiao Ou, Brian Cline, and David Z. Pan, "Redundant Local-Loop Insertion for Unidirectional Routing," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, Vol. 37, Issue 7, pp. 1113-1125, July 2017 https://doi.org/10.1109/TCAD.2017.2651811
- [J71] Yibo Lin, Bei Yu, Yi Zou, Zhuo Li, Charles J. Alpert, and David Z. Pan, "Stitch Aware Detailed Placement for Multiple E-Beam Lithography," *Integration, the VLSI Journal*, vol. 58, pp. 47-54, June 2017 <u>https://doi.org/10.1016/j.vlsi.2017.02.004</u> (Best Paper Award)
- [J72] Yibo Lin, Xiaoqing Xu, Bei Yu, Ross Baldick and David Z. Pan, "Triple/Quadruple Patterning Layout Decomposition via Novel Linear Programming and Iterative Rounding," *Journal of Micro/Nanolithography, MEMS, and MOEMS (JM3)*, Vol. 16, No. 2, 023507, June 2017 https://doi.org/10.1117/1.JMM.16.2.023507
- [J73] Xiaoqing Xu and David Z. Pan, "Toward Unidirectional Routing Closure in Advanced Technology Nodes," *IPSJ Transactions on System LSI Design Methodology*, Vol.10, pp. 2–12, Feb. 2017 (Invited Paper) http://doi.org/10.2197/ipsjtsldm.10.2
- [J74] Jun Zhang, Yu-Feng Guo, David Z. Pan, and Ke-Meng Yang, "A Novel 3-D Analytical Method for Curvature Effect-Induced Electric Field Crowding in SOI Lateral Power Device," *IEEE Transactions on Electron Devices*, vol. 63, no. 11, pp. 4359 - 4365, Nov. 2016 <u>https://doi.org/10.1109/TED.2016.2609908</u>
- [J75] Tetsuaki Matsunawa, Bei Yu, and David Z Pan, "Laplacian Eigenmaps and Bayesian Clustering Based Layout Pattern Sampling and Its Applications to Hotspot Detection and OPC," *Journal of Micro/Nanolithography, MEMS, and MOEMS (JM3)*, 15(4), 043504, Oct. 2016. <u>http://dx.doi.org/10.1117/1.JMM.15.4.043504</u>
- [J76] Subhendu Roy, Derong Liu, Jagmohan Singh, Junhyung Um, and David. Z. Pan, "OSFA: A New Paradigm of Aging Aware Gate-Sizing for Power/Performance Optimizations under Multiple Operating Conditions," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 35, no. 10, pp. 1618-1629, Oct. 2016. Available at http://dx.doi.org/10.1109/TCAD.2016.2523439
- [J77] Yunfeng Yang, Wai-Shing Luk, David Z. Pan, Hai Zhou, Changhao Yan, Dian Zhou, and Xuan Zeng, "Layout Decomposition Co-optimization for Hybrid E-Beam and Multiple Patterning Lithography," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 35, no. 9., September 2016. <u>http://dx.doi.org/10.1109/TCAD.2015.2512903</u>
- [J78] Xiaoqing Xu, Bei Yu, Jhih-Rong Gao, Che-Lun Hsu and David Z. Pan, "PARR: Pin Access Planning and Regular Routing for Self-Aligned Double Patterning," *ACM Transactions on Design Automation of Electronic Systems (TODAES)*, vol. 21, no. 3, July 2016. <u>http://dx.doi.org/10.1145/2842612</u>
- [J79] Bei Yu, Xiaoqing Xu, Subhendu Roy, Yibo Lin, Jiaojiao Ou, and David Z. Pan, "Design for Manufacturability and Reliability in Extreme-Scaling VLSI," *Science China Information Sciences* (SCIS), vol.59, June, 061406:2, 2016. (Invited Paper) <u>https://doi.org/10.1007/s11432-016-5560-6</u>
- [J80] Xiaoqing Xu, Brian Cline, Greg Yeric, Bei Yu and David Z. Pan, "A Systematic Framework for Evaluating Standard Cell Middle-Of-Line (MOL) Robustness for Multiple Patterning Lithography," *Journal of Micro/Nanolithography, MEMS, and MOEMS (JM3)*, vol. 15, no. 2, 021202, 2016. Available at <u>http://dx.doi.org/10.1117/1.JMM.15.2.021202</u>
- [J81] Tetsuaki Matsunawa, Bei Yu, and David Z Pan, "Optical Proximity Correction with Hierarchical Bayes Model," *Journal of Micro/Nanolithography, MEMS, and MOEMS (JM3)*, vol. 15, no. 2, 021009, 2016. Available at <a href="http://dx.doi.org/10.1117/1.JMM.15.2.021009">http://dx.doi.org/10.1117/1.JMM.15.2.021009</a>
- [J82] Subhendu Roy, Mihir Choudhury, Ruchir Puri, and David Z. Pan, "Polynomial Time Algorithm for Area and Power Efficient Adder Synthesis in High-Performance Designs," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 35, no. 5, pp. 820-831, May 2016. Available at <a href="http://dx.doi.org/10.1109/TCAD.2015.2481794">http://dx.doi.org/10.1109/TCAD.2015.2481794</a>
- [J83] Ye Zhang, Wai-Shing Luk, Yunfeng Yang, Hai Zhou, Changhao Yan, David Z. Pan, and Xuan Zeng, "Layout Decomposition with Pairwise Coloring and Adaptive Multi-Start for Triple Patterning Lithography," *ACM Transactions on Design Automation of Electronic Systems*, vol. 21, no. 1, Nov. 2015, Available at <a href="http://dx.doi.org/10.1145/2764904">http://dx.doi.org/10.1145/2764904</a>

- [J84] Jiaojiao Ou, Bei Yu, Jhih-Rong Gao, Moshe Preil, Azat Latypov, and David Z Pan, "Directed Self-Assembly (DSA) Cut Mask Assignment for Unidirectional Design," *The Journal of Microlithography, Microfabrication, and Microsystems (JM3)*, vol. 14, no. 3, 031211, Aug., 2015, Available at <u>http://dx.doi.org/10.1117/1.JMM.14.3.031211</u>
- [J85] Bei Yu, Xiaoqing Xu, Jhih-Rong Gao, Yibo Lin, Zhuo Li, Charles Alpert, and David Z. Pan, "Methodology for Standard Cell Compliance and Detailed Placement for Triple Patterning Lithography," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), vol. 34, no. 5, pp. 726 – 739, May 2015. Available at http://dx.doi.org/10.1109/TCAD.2015.2401571
- [J86] Xiaoqing Xu, Brian Cline, Greg Yeric, Bei Yu, and David Z. Pan, "Self-Aligned Double Patterning Aware Pin Access and Standard Cell Layout Co-Optimization," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 34, no. 5, pp. 699-712 May 2015. Available at <u>http://dx.doi.org/10.1109/TCAD.2015.2399439</u>
- [J87] Subhendu Roy, Pavlos M. Mattheakis, Laurent Masse-Navette, and David Z. Pan, "Clock Tree Resynthesis for Multi-corner Multi-mode Timing Closure," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 34, no. 4, pp. 589-602, April 2015. Available at http://dx.doi.org/10.1109/TCAD.2015.2394310
- [J88] Bei Yu, Kun Yuan, Duo Ding, and David Z. Pan, "Layout Decomposition for Triple Patterning Lithography," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems* (*TCAD*), vol. 34, no. 3, pp. 433 – 446, March 2015. Available at http://dx.doi.org/10.1109/TCAD.2014.2387840
- [J89] Yongchan Ban and David Z. Pan, "Self-Aligned Double Patterning Layout Decomposition for 2D Random Metals for Sub-10nm Node Design," *SPIE Journal of Microlithography, Microfabrication, and Microsystems (JM3)*, vol. 14, no. 1, pp. 011004, Jan-Mar 2015. Available at <a href="http://dx.doi.org/10.1117/1.JMM.14.1.011004">http://dx.doi.org/10.1117/1.JMM.14.1.011004</a>
- [J90] Bei Yu, Jhih-Rong Gao, Duo Ding, Xuan Zeng, and David Z. Pan, "Accurate Lithography Hotspot Detection based on Principal Component Analysis-Support Vector Machine Classifier with Hierarchical Data Clustering," SPIE Journal of Microlithography, Microfabrication, and Microsystems (JM3), vol. 14, no. 1, pp. 011003, Jan-Mar 2015. Available at http://dx.doi.org/10.1117/1.JMM.14.1.011003
- [J91] Bei Yu, Subhendu Roy, Jhih-Rong Gao, and David Z. Pan, "Triple Patterning Lithography Layout Decomposition Using End-cutting," *SPIE Journal of Microlithography, Microfabrication, and Microsystems (JM3)*, vol. 14, no. 1, pp. 011002, Jan-Mar 2015. Available at <a href="http://dx.doi.org/10.1117/1.JMM.14.1.011002">http://dx.doi.org/10.1117/1.JMM.14.1.011002</a>
- [J92] Jiwoo Pak, Sung Kyu Lim, and David Z. Pan, "Electromigration Study for Multi-scale Power/Ground Vias in TSV-based 3D ICs," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 33, no. 12, Dec. 2014. Available at http://dx.doi.org/10.1109/TCAD.2014.2360456
- [J93] Subhendu Roy, Mihir Choudhury, Ruchir Puri, and David Z. Pan, "Toward Optimal Performance-Area Trade-Off in Adders by Synthesis of Parallel Prefix Structures," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 33, no. 10, pp. 1517— 1530, Oct. 2014. Available at <u>http://dx.doi.org/10.1109/TCAD.2014.2341926</u>
- [J94] Moongon Jung, Joydeep Mitra, David Z. Pan, and Sung Kyu Lim, "Full-Chip Mechanical Reliability Analysis and Optimization for 3D ICs," *Communications of the ACM* (Research Highlights), Vol. 57, No. 1, pp. 107-115, Jan. 2014. Available at <u>http://dx.doi.org/10.1145/2494536</u>
- [J95] Runsheng Wang, Xiaobo Jiang, Tao Yu, Jiewen Fan, Jiang Chen, David Z. Pan, and Ru Huang, "Investigations on Line-Edge Roughness (LER) and Line-Width Roughness (LWR) in Nanoscale CMOS Technology: Part II – Experimental Results and Impacts on Device Variability," IEEE Transactions on Electron Devices, vol. 60, no. 11, pp. 3676-3682, Nov. 2013. Available at http://dx.doi.org/10.1109/TED.2013.2283517
- [J96] Moongon Jung, David Z. Pan, and Sung Kyu Lim, "Chip/Package Mechanical Stress Impact on 3D IC Reliability and Mobility Variations," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 32, no. 11, Nov. 2013. Available at <u>http://dx.doi.org/10.1109/TCAD.2013.2265372</u>

- [J97] David Z. Pan, Bei Yu, and Jhih-Rong Gao, "Design for Manufacturing with Emerging Nanolithography," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 32, no. 10, pp. 1453 – 1472, Oct. 2013. (**Keynote Paper**) Available at: http://dx.doi.org/10.1109/TCAD.2013.2276751
- [J98] Wooyoung Jang and David Z. Pan, "Chemical-Mechanical Polishing Aware Application-Specific 3D NoC Design," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 32, no. 6, pp. 940-951, June 2013. Available at: http://dx.doi.org/10.1109/TCAD.2013.2237771
- [J99] Krit Athikulwongse, Jae-Seok Yang, David Z. Pan, and Sung Kyu Lim, "Impact of Mechanical Stress on the Full Chip Timing for TSV-based 3D ICs," *IEEE Transactions on Computer- Aided Design of Integrated Circuits and Systems (TCAD).* vol. 32, no. 6, pp. 905-917, June 2013. Available at: http://dx.doi.org/10.1109/TCAD.2013.2237770
- [J100] Ashutosh Chakraborty and David Z. Pan, "Skew Management of NBTI Impacted Gated Clock Trees," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), vol. 32, no. 6, pp. 918-927, June 2013. Available at: http://dx.doi.org/10.1109/TCAD.2012.2195002
- [J101] Samuel I. Ward, Myung-Chul Kim, Natarajan Viswanathan, Zhuo Li, Charles Alpert, Earl E. Swartzlander Jr., and David Z. Pan, "Structure-Aware Placement Techniques for Designs with Datapath," *IEEE Transactions on Computer- Aided Design of Integrated Circuits and Systems* (*TCAD*). vol. 32, no. 2, pp. 228-241, February 2013. Available at: http://dx.doi.org/10.1109/TCAD.2012.2233862
- [J102] Moongon Jung, Joydeep Mitra, David Z. Pan, and Sung Kyu Lim, "TSV Stress-aware Full-Chip Mechanical Reliability Analysis and Optimization for 3D IC," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 31, no. 8, pp. 1194-1207, August 2012. Available at: http://dx.doi.org/10.1109/TCAD.2012.2188400
- [J103] Wooyoung Jang and David Z. Pan, "A3MAP: Architecture-Aware Analytic Mapping for Networkson-Chip," *ACM Transactions on Design Automation of Electronic Systems (TODAES)*, vol. 17, no. 3, June 2012. Available at: <u>http://dx.doi.org/10.1145/2209291.2209299</u>
- [J104] Kun Yuan, Bei Yu, and David Z. Pan, "E-Beam Lithography Stencil Planning and Optimization with Overlapped Characters," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 31, no. 2, pp. 167-179, February 2012. Available at: <a href="http://dx.doi.org/10.1109/TCAD.2011.2179041">http://dx.doi.org/10.1109/TCAD.2011.2179041</a>
- [J105] Duo Ding, J. Andres Torres, and David Z. Pan, "High Performance Lithography Hotspot Detection with Successively Refined Pattern Identifications and Machine Learning," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 30, no. 11, pp. 1621-1634, November 2011. Available at: http://dx.doi.org/10.1109/TCAD.2011.2164537
- [J106] Wooyoung Jang and David Z. Pan, "Application-Aware NoC Design for Efficient SDRAM Access," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 30, no. 10, pp. 1521-1533, October 2011. Available at: http://dx.doi.org/10.1109/TCAD.2011.2160176
- [J107] Wooyoung Jang and David Z. Pan, "A Voltage-Frequency Island Aware Energy Optimization Framework for Networks-on-Chip," *IEEE Journal on Emerging and Selected Topics in Circuits and Systems (JETCAS)*, vol. 1, no. 3, pp. 420-432, September 2011. Available at: http://dx.doi.org/10.1109/JETCAS.2011.2165756
- [J108] Ou He, Sheqin Dong, Wooyoung Jang, Jinian Bian, and David Z. Pan, "UNISM: Unified Scheduling and Mapping for General Networks on Chip," *IEEE Transactions on VLSI Systems* (*TVLSI*), vol. 20, no. 8, pp. 1496-1509, July 2011. Available at: <a href="http://dx.doi.org/10.1109/TVLSI.2011.2159280">http://dx.doi.org/10.1109/TVLSI.2011.2159280</a>
- [J109] Ryan A. Integlia, Lianghong Yin, Duo Ding, David Z. Pan, Douglas M. Gill, and Wei Jiang, "Parallel-Coupled Dual Racetrack Silicon Micro-Resonators for Quadrature Amplitude Modulation," *Optics Express*, vol. 19, no. 16, pp. 14892-14902, August 2011. Available at: <u>http://dx.doi.org/10.1364/OE.19.014892</u>
- [J110] Yongchan Ban and David Z. Pan, "Modeling of Layout Aware Line-Edge Roughness and Poly Optimization for Leakage Minimization," *IEEE Journal on Emerging and Selected Topics in Circuits and Systems (JETCAS)*, vol. 1, no. 2, pp. 150-159, June 2011. Available at: <a href="http://dx.doi.org/10.1109/JETCAS.2011.2159286">http://dx.doi.org/10.1109/JETCAS.2011.2159286</a>

- [J111] Anand Rajaram and David Z. Pan, "Robust Chip-Level Clock Tree Synthesis," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 30, no. 6, pp. 877-890, June 2011. Available at: <u>http://dx.doi.org/10.1109/TCAD.2011.2106852</u>
- [J112] Anand Ramalingam, Ashish Kumar Singh, Sani R. Nassif, Gi-Joon Nam, Michael Orshansky, and David Z. Pan, "An Accurate Sparse-Matrix Based Framework for Statistical Static Timing Analysis," *Integration, the VLSI Journal*, March 2011. Available at: <u>http://dx.doi.org/10.1016/j.vlsi.2011.03.002</u>
- [J113] Anand Rajaram and David Z. Pan, "MeshWorks: A Comprehensive Framework for Optimized Clock Mesh Network Synthesis," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 29, no. 12, pp. 1945-1958, December 2010. Available at: http://dx.doi.org/10.1109/TCAD.2010.2061130
- [J114] Yongchan Ban, Savithri Sundareswaran, and David Z. Pan, "Electrical Impact of Line-Edge Roughness on Sub-45nm Node Standard Cells," *SPIE Journal of Microlithography, Microfabrication, and Microsystems (JM3)*, vol. 9, no. 4, pp. 041206, December 2010. Available at: <u>http://dx.doi.org/10.1117/1.3500746</u>
- [J115] Yongchan Ban, David Z. Pan, Yuansheng Ma, and Harry J. Levinson, "Modeling and Characterization of Contact-Edge Roughness for Minimizing Design and Manufacturing Variations," SPIE Journal of Microlithography, Microfabrication, and Microsystems (JM3), vol. 9, no. 4, pp. 041211, October 2010. Available at: <u>http://dx.doi.org/10.1117/1.3504697</u>
- [J116] Wooyoung Jang and David Z. Pan, "An SDRAM-Aware Router for Networks-on-Chip," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 29, no. 10, pp. 1572-1585, October 2010. Available at: <u>http://dx.doi.org/10.1109/TCAD.2010.2061251</u>
- [J117] Ashutosh Chakraborty, Sean X. Shi, and David Z. Pan, "Stress Aware Layout Optimization Leveraging Active Area Dependent Mobility Enhancement," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 29, no. 10, pp. 1533-1545, October 2010. Available at: <u>http://dx.doi.org/10.1109/TCAD.2010.2061173</u>
- [J118] Xinyuan Dou, Xiaolong Wang, Xiaohui Lin, Duo Ding, David Z. Pan, and Ray T. Chen, "Highly Flexible Polymeric Optical Waveguide for Out-of-plane Optical Interconnects," *Optics Express*, vol.18, no. 15, pp. 16227-16233, July 2010. Available at: <u>http://dx.doi.org/10.1364/OE.18.016227</u>
- [J119] Kun Yuan, Jae-Seok Yang, and David Z. Pan, "Double Patterning Layout Decomposition for Simultaneous Conflict and Stitch Minimization," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems* (*TCAD*), vol. 29, no. 2, pp. 185-196, February 2010. Available at: <u>http://dx.doi.org/10.1109/TCAD.2009.2035577</u>
- [J120] David Z. Pan, Minsik Cho, and Kun Yuan, "Manufacturability Aware Routing in Nanometer VLSI," *Foundations and Trends in Electronic Design Automation*, vol. 4, no. 1, pp. 1-97, January 2010. Available at: <u>http://dx.doi.org/10.1561/1000000015</u> (Invited)
- [J121] Xinyuan Dou, Xiaolong Wang, Haiyu Huang, Xiaohui Lin, Duo Ding, David Z. Pan, and Ray T. Chen, "Polymeric Waveguides with Embedded Micro-mirrors Formed by Metallic Hard Mold," *Optics Express*, vol. 18, no. 1, pp. 378-385, December 2009. Available at: <u>http://dx.doi.org/10.1364/OE.18.000378</u>
- [J122] Minsik Cho, Kun Yuan, Yongchan Ban, and David Z. Pan, "ELIAD: Efficient Lithography Aware Detailed Routing Algorithm with Compact and Macro Post-OPC Printability Prediction," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 28, no. 7, pp. 1006-1016, July 2009. Available at: <u>http://dx.doi.org/10.1109/TCAD.2009.2018876</u>
- [J123] Peng Yu and David Z. Pan, "ELIAS: An Accurate and Extensible Lithography Aerial Image Simulator with Improved Numerical Algorithms," *IEEE Transactions on Semiconductor Manufacturing*, vol. 22, no. 2, pp. 276-289, May 2009. Available at: http://dx.doi.org/10.1109/TSM.2009.2017652
- [J124] Minsik Cho, Katrina Lu, Kun Yuan, and David Z. Pan, "BoxRouter 2.0: A Hybrid and Robust Global Router with Layer Assignment for Routability," *ACM Transactions on Design Automation of Electronic Systems (TODAES)*, vol. 14, no. 2, pp. 351-372, March 2009. Available at: <u>http://dx.doi.org/10.1145/1497561.1497575</u>
- [J125] David Z. Pan, Peng Yu, Minsik Cho, Anand Ramalingam, Kiwoon Kim, Anand Rajaram, and Sean X. Shi, "Design for Manufacturing Meets Advanced Process Control: A Survey," *Journal of Process Control*, vol. 18, no. 10, pp. 975-984, December 2008. Available at: <a href="http://dx.doi.org/10.1016/j.jprocont.2008.04.007">http://dx.doi.org/10.1016/j.jprocont.2008.04.007</a>

- [J126] Tung-Chieh Chen, Minsik Cho, David Z. Pan, and Yao-Wen Chang, "Metal-Density-Driven Placement for CMP Variation and Routability," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 27, no. 12, pp. 2145-2155, December 2008. Available at: <u>http://dx.doi.org/10.1109/TCAD.2008.2006148</u>
- [J127] Minsik Cho and David Z. Pan, "Fast Substrate Noise Aware Floorplanning for Mixed Signal SOC Designs," *IEEE Transactions on VLSI Systems*, vol. 16, no. 12, pp. 1713-1717, December 2008. Available at: <u>http://dx.doi.org/10.1109/TVLSI.2008.2001734</u>
- [J128] Peng Yu, Weifeng Qiu, and David Z. Pan, "Fast Lithography Image Simulation By Exploiting Symmetries in Lithography Systems," *IEEE Transactions on Semiconductor Manufacturing*, vol. 21, no. 4, pp. 638-645, November 2008. Available at: http://dx.doi.org/10.1109/TSM.2008.2005380
- [J129] Minsik Cho and David Z. Pan, "A High-Performance Droplet Routing Algorithm for Digital Microfluidic Biochips," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 27, no. 10, pp. 1714-1724, October 2008. Available at: <u>http://dx.doi.org/10.1109/TCAD.2008.2003282</u>
- [J130] Minsik Cho, Hua Xiang, Ruchir Puri, and David Z. Pan, "Track Routing and Optimization for Yield," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 27, no. 5, pp. 872-882, May 2008. Available at: <u>http://dx.doi.org/10.1109/TCAD.2008.917589</u>
- [J131] Haoxing Ren, David Z. Pan, C. J. Alpert, P. Villarrubia, and Gi-Joon Nam, "Diffusion-Based Placement Migration with Application on Legalization," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 26, no. 12, pp. 2158-2172, December 2007. Available at: <u>http://dx.doi.org/10.1109/TCAD.2007.907005</u>
- [J132] Minsik Cho and David Z. Pan, "BoxRouter: A New Global Router Based on Box Expansion and Progressive ILP," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 26, no. 12, pp. 2130-2143, December 2007. Available at: <u>http://dx.doi.org/10.1109/TCAD.2007.907003</u>
- [J133] Peng Yu, Sean X. Shi, and David Z. Pan, "True Process Variation Aware Optical Proximity Correction with Variational Lithography Modeling and Model Calibration," SPIE Journal of Microlithography, Microfabrication, and Microsystems (JM3), Special Edition of Resolution Enhancement Techniques and Design for Manufacturability, vol. 6, no. 3, pp. 031004, September 2007. Available at: <u>http://dx.doi.org/10.1117/1.2752814</u>
- [J134] Anand Ramalingam, Anirudh Devgan, and David Z. Pan, "Wakeup Scheduling in MTCMOS Circuits Using Successive Relaxation to Minimize Ground Bounce," *ASP Journal of Low Power Electronics (JOLP)*, vol. 3, no. 1, pp. 28-35, April 2007. Available at: <u>http://dx.doi.org/10.1166/jolpe.2007.116</u>
- [J135] Haoxing Ren, David Z. Pan, and D. S. Kung, "Sensitivity Guided Net Weighting for Placement-Driven Synthesis," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 24, no. 5, pp. 711-721, May 2005. Available at: <u>http://dx.doi.org/10.1109/TCAD.2005.846367</u>
- [J136] Chin-Chih Chang, Jason Cong, David Z. Pan, and Xin Yuan, "Multilevel Global Placement with Congestion Control," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 22, no. 4, pp. 395-409, April 2003. Available at: <u>http://dx.doi.org/10.1109/TCAD.2003.809661</u>
- [J137] Jason Cong and David Z. Pan, "Wire Width Planning for Interconnect Performance Optimization," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 21, no. 3, pp. 319-329, March 2002. Available at: <u>http://dx.doi.org/10.1109/43.986425</u>
- [J138] Jason Cong, Tianming Kong, and David Z. Pan, "Buffer Block Planning for Interconnect Planning and Prediction," *IEEE Transactions on VLSI Systems (TVLSI)*, vol. 9, no. 6, pp. 929-937, December 2001. Available at: http://dx.doi.org/10.1109/92.974906
- [J139] Jason Cong, L. He, Cheng-Kok Koh, and David Z. Pan, "Interconnect Sizing and Spacing with Consideration of Coupling Capacitance," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 20, no. 9, pp.1164-1169, September 2001. Available at: <u>http://dx.doi.org/10.1109/43.945311</u>
- [J140] Jason Cong and David Z. Pan, "Interconnect Performance Estimation Models for Design Planning," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 20, no. 6, pp. 739-752, June 2001. Available at: <u>http://dx.doi.org/10.1109/43.924827</u>

# B. Refereed Conference Proceedings

- [C1] Hanqing Zhu, Keren Zhu, Jiaqi Gu, Harrison Jin, Ray Chen, Jean Anne Incorvia, and David Z. Pan, "Fuse and Mix: MACAM-Enabled Analog Activation for Energy-Efficient Neural Acceleration," *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, San Diego, CA, Oct. 30–Nov. 3, 2022.
- [C2] Keren Zhu, Hao Chen, Walker Turner, George Kokai, Po-Hsuan Wei, David Z. Pan, and Haoxing Ren, "TAG: Learning Circuit Spatial Embedding From Layouts," *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, San Diego, CA, Oct. 30–Nov. 3, 2022.
- [C3] Wei Shi, Hanrui Wang, Jiaqi Gu, Mingjie Liu, David Z. Pan, Song Han, and David Z. Pan, "RobustAnalog: Fast Variation-Aware Analog Circuit Design Via Multi-task RL," *ACM/IEEE Workshop on Machine Learning for CAD (MLCAD)*, Snowbird, Utah, Sept. 12-13, 2022.
- [C4] Zixuan Jiang, Mingjie Liu, Zizheng Guo, Shuhan Zhang, Yibo Lin, and David Z. Pan, "A Tale of EDA's Long Tail: Long-Tailed Distribution Learning for Electronic Design Automation," *ACM/IEEE Workshop on Machine Learning for CAD (MLCAD)*, Snowbird, Utah, Sept. 12-13, 2022.
- [C5] Jiaqi Gu, Hanqing Zhu, Chenghao Feng, Zixuan Jiang, Mingjie Liu, Shuhan Zhang, Ray T. Chen, and David Z. Pan, "ADEPT: Automatic Differentiable DEsign of Photonic Tensor Cores," *ACM/IEEE Design Automation Conference (DAC)*, San Francisco, CA, July 10-14, 2022.
- [C6] Hanrui Wang, Zirui Li, Jiaqi Gu, Yongshan Ding, David Z. Pan, and Song Han, "QOC: Quantum On-Chip Training with Parameter Shift and Gradient Pruning," *ACM/IEEE Design Automation Conference (DAC)*, San Francisco, CA, July 10-14, 2022.
- [C7] Hanrui Wang, Jiaqi Gu, Yongshan Ding, Zirui Li, Frederic T. Chong, David Z. Pan, and Song Han, "QuantumNAT: Quantum Noise-Aware Training with Noise Injection, Quantization and Normalization," *ACM/IEEE Design Automation Conference (DAC)*, San Francisco, CA, July 10-14, 2022.
- [C8] Zizheng Guo\*, Mingjie Liu\*, Jiaqi Gu, Shuhan Zhang, David Z. Pan, and Yibo Lin, "A Timing Engine Inspired Graph Neural Network Model for Pre-Routing Slack Prediction," ACM/IEEE Design Automation Conference (DAC), San Francisco, CA, July 10-14, 2022. (\* indicates equal contributions)
- [C9] Jiaqi Gu, Hyoukjun Kwon, Dilin Wang, Wei Ye, Meng Li, Yu-Hsin Chen, Liangzhen Lai, Vikas Chandra, and David Z. Pan, "Multi-Scale High-Resolution Vision Transformer for Semantic Segmentation," *IEEE/CVF Conference on Computer Vision and Pattern Recognition (CVPR)*, New Orleans, Louisiana, Jun. 21-24, 2022.
- [C10] Venkata Suresh Rayudu, Ki Yong Kim, David Z. Pan, and Ranjit Gharpurey, "A Feedback-Based N-Path Receiver with Reduced Input-Node Harmonic Response," *IEEE Radio Frequency Integrated Circuits Symposium (RFIC)*, Denver, CO, Jun. 19-21, 2022.
- [C11] Gracieli Posser, Evangeline F.Y. Young, Stephan Held, Yih-Lang Li, and David Z. Pan, "Challenges and Approaches in VLSI Routing," ACM International Symposium on Physical Design (ISPD), 2022. (Invited Paper)
- [C12] Hao Chen, Walker J. Turner, Sanquan Song, Keren Zhu, George F. Kokai, Brian Zimmer, C. Thomas Gray, Brucek Khailany, David Z. Pan, and Haoxing Ren, "AutoCRAFT: Layout Automation for Custom Circuits in Advanced FinFET Technologies," ACM International Symposium on Physical Design (ISPD), 2022. (Invited Paper)
- [C13] Hao Chen, Walker J. Turner, David Z. Pan, and Haoxing Ren, "Routability-Aware Placement for Advanced FinFET Mixed-Signal Circuits using Satisfiability Modulo Theories," *IEEE Design, Automation & Test in Europe (DATE) Conference*, March 14-23, 2022.
- [C14] Hanrui Wang, Yongshan Ding, Jiaqi Gu, Yujun Lin, David Z. Pan, Fred Chong, and Song Han, "QuantumNAS: Noise-Adaptive Search for Robust Quantum Circuits," *The 28th IEEE International Symposium on High-Performance Computer Architecture (HPCA-28)*, Feb. 12-16, Seoul, South Korea, 2022.
- [C15] Ahmet F. Budak\*, Zixuan Jiang\*, Keren Zhu, Azalia Mirhoseini, Anna Goldie, and David Z. Pan, "Reinforcement Learning for Electronic Design Automation: Case Studies and Perspectives," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Jan. 17-20, 2022. (Invited Paper) (\* equal contributions in alphabetic order)

- [C16] Keren Zhu, Hao Chen, Mingjie Liu, and David Z. Pan, "Automating Analog Constraint Extraction: From Heuristics to Learning," *IEEE/ACM Asian and South Pacific Design Automation Conference* (*ASP-DAC*), Jan. 17-20, 2022. (**Invited Paper**)
- [C17] Keren Zhu, Hao Chen, Mingjie Liu, Xiyuan Tang, Wei Shi, Nan Sun, and David Z. Pan, "Generative-Adversarial-Network-Guided Well-Aware Placement for Analog Circuits," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Jan. 17-20, 2022.
- [C18] Rachel Selina Rajarathnam, Mohamed Baker Alawieh, Zixuan Jiang, Mahesh Iyer, and David Z. Pan, "DREAMPlaceFPGA: an open-source analytical placer for large scale heterogeneous FPGAs using deep-learning toolkit," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Jan. 17-20, 2022.
- [C19] Hanqing Zhu, Jiaqi Gu, Chenghao Feng, Mingjie Liu, Zixuan Jiang, Ray T. Chen, and David Z. Pan, "ELight: Enabling Efficient Photonic In-Memory Neurocomputing with Life Enhancement," IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC), Jan. 17-20, 2022.
- [C20] Jiaqi Gu, Hanqing Zhu, Chenghao Feng, Zixuan Jiang, Ray T. Chen, and David Z. Pan, "L2ight: Enabling On-Chip Learning for Optical Neural Networks via Efficient in-situ Subspace Optimization," *Conference on Neural Information Processing Systems (NeurIPS)*, Dec. 7-10, 2021.
- [C21] Jiaqi Gu, Hanqing Zhu, Chenghao Feng, Mingjie Liu, Zixuan Jiang, Ray T. Chen, and David Z. Pan, "Towards Memory-Efficient Neural Networks via Multi-Level in situ Generation," *International Conference on Computer Vision (ICCV)*, Oct. 10-17, 2021.
- [C22] Mingjie Liu, Xiyuan Tang, Keren Zhu, Hao Chen, Nan Sun, and David Z. Pan, "OpenSAR: An Open Source Automated End-to-end SAR ADC Compiler," *IEEE/ACM International Conference* on Computer-Aided Design (ICCAD), November 1-4, 2021
- [C23] Zixuan Jiang, Ebrahim Songhori, Shen Wang, Anna Goldie, Azalia Mirhoseini, Joe Jiang, Young-Joon Lee, and David Z. Pan, "Delving into Macro Placement with Reinforcement Learning," *ACM/IEEE Workshop on Machine Learning for CAD (MLCAD)*, Aug. 31 – Sept. 2, 2021.
- [C24] Mohamed Baker Alawieh and David Z. Pan, "ADAPT: An Adaptive Machine Learning Framework with Application to Lithography Hotspot Detection," *ACM/IEEE Workshop on Machine Learning for CAD (MLCAD)*, Aug. 31 Sept. 2, 2021.
- [C25] Ahmet F. Budak, Prateek Bhansali, Bo Liu, Nan Sun, David Z. Pan, and Chandramouli V. Kashyap, "DNN-Opt: An RL Inspired Optimization for Analog Circuit Sizing using Deep Neural Networks," ACM/IEEE Design Automation Conference (DAC), San Francisco, CA, Dec. 5-9, 2021. (one of the five Best Paper Candidates, out of 900+ submissions)
- [C26] Hao Chen, Keren Zhu, Mingjie Liu, Xiyuan Tang, Nan Sun, and David Z. Pan, "Universal Symmetry Constraint Extraction for Analog and Mixed-Signal Circuits with Graph Neural Networks," *ACM/IEEE Design Automation Conference (DAC)*, San Francisco, CA, Dec. 5-9, 2021.
- [C27] Xiaohan Gao, Mingjie Liu, David Z. Pan and Yibo Lin, "Interactive Analog Layout Editing with Instant Placement Legalization," *ACM/IEEE Design Automation Conference (DAC)*, San Francisco, CA, Dec. 5-9, 2021.
- [C28] Jason Midkiff, Ali Rostamian, Kyoung Min Yoo, Aref Asghari, Chao Wang, Chenghao Feng, Zhoufeng Ying, Jiaqi Gu, Haixia Mei, Ching-Wen Chang, James Fang, Alan Huang, Jong-Dug Shin, Xiaochuan Xu, Michael Bukshtab, David Z. Pan, and Ray T. Chen, "Integrated Photonics for Computing, Interconnects and Sensing", *Conference on Lasers and Electro-Optics*, May 2021. (Invited Paper)
- [C29] Xiangxing Yang, Keren Zhu, Xiyuan Tang, Meizhi Wang, Mingtao Zhan, Nanshu Lu, Jaydeep P. Kulkarni, David Z. Pan, Yongpan Liu and Nan Sun, "An In-Memory-Computing Charge-Domain Ternary CNN Classifier," *IEEE Custom Integrated Circuits Conference (CICC)*, April 25-30, 2021. (Best Student Paper Award Candidate)
- [C30] Hao Chen\*, Mingjie Liu\*, Xiyuan Tang\*, Keren Zhu\*, Abhishek Mukherjee, Nan Sun and David Z. Pan, "MAGICAL 1.0: An Open-Source Fully-Automated AMS Layout Synthesis Framework Verified With a 40-nm 1GS/s ΔΣ ADC," IEEE Custom Integrated Circuits Conference (CICC), April 25-31, 2021. (\* equal contributions in alphabetic order)

- [C31] Xiangxing Yang, Keren Zhu, Xiyuan Tang, Meizhi Wang, Mingtao Zhan, Nanshu Lu, Jaydeep P. Kulkarni, David Z. Pan, Yongpan Liu and Nan Sun, "An In-Memory-Computing Charge-Domain Ternary CNN Classifier," *IEEE Custom Integrated Circuits Conference (CICC)*, April 25-31, 2021.
- [C32] Jiaqi Gu, Chenghao Feng, Zheng Zhao, Zhoufeng Ying, Ray T. Chen and David Z. Pan, "Efficient On-Chip Learning for Optical Neural Networks Through Power-Aware Sparse Zeroth-Order Optimization," *Association for the Advancement of Artificial Intelligence (AAAI)*, Feb. 2-9, 2021.
- [C33] Shubham Rai, Walter Lau Neto, Yukio Miyasaka, Xinpei Zhang, Mingfei Yu, Qingyang Yi Masahiro Fujita, Guilherme B. Manske, Matheus F. Pontes, Leomar S. da Rosa Junior, Marilton S. de Aguiar, Paulo F. Butzen, Po-Chun Chien, Yu-Shan Huang, Hoa-Ren Wang, Jie-Hong R. Jiang, Jiaqi Gu, Zheng Zhao, Zixuan Jiang, David Z. Pan, Brunno A. de Abreu, Isac de Souza Campos, Augusto Berndt, Cristina Meinhardt, Jonata T. Carvalho, Mateus Grellert, Sergio Bampi, Aditya Lohana, Akash Kumar, Wei Zeng, Azadeh Davoodi, Rasit O. Topaloglu, Yuan Zhou, Jordan Dotzel, Yichi Zhang, Hanyu Wang, Zhiru Zhang, Valerio Tenace, Pierre-Emmanuel Gaillardon, Alan Mishchenko and Satrajit Chatterjee, "Logic Synthesis Meets Machine Learning: Trading Exactness for Generalization," *IEEE/ACM Design, Automation & Test in Europe (DATE) Conference*, Feb. 1-5, 2021 (Invited Paper) https://arxiv.org/pdf/2012.02530.pdf
- [C34] Jiaqi Gu, Chenghao Feng, Zheng Zhao, Zhoufeng Ying, Mingjie Liu, Ray T. Chen and David Z. Pan, "SqueezeLight: Towards Scalable Optical Neural Networks with Multi-Operand Ring Resonators," *IEEE Design, Automation & Test in Europe (DATE) Conference*, Feb. 1-5, 2021.
- [C35] Jiaqi Gu, Zheng Zhao, Chenghao Feng, Zhoufeng Ying, Ray T. Chen and David Z. Pan, "O2NN: Optical Neural Networks with Differential Detection-Enabled Optical Operands," *IEEE Design, Automation & Test in Europe (DATE) Conference*, Feb. 1-5, 2021.
- [C36] Mingjie Liu, Walker Turner, George Kokai, Brucek Khailany, David Z. Pan and Haoxing Ren, "Parasitic-Aware Analog Circuit Sizing with Graph Neural Networks and Bayesian Optimization," *IEEE Design, Automation & Test in Europe (DATE) Conference*, Feb. 1-5, 2021.
- [C37] Xiaohan Gao, Chenhui Deng, Mingjie Liu, Zhiru Zhang, David Z. Pan, and Yibo Lin, "Layout Symmetry Annotation for Analog Circuits with Graph Neural Networks," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Jan. 18-21, 2021.
- [C38] Keren Zhu, Mingjie Liu, Hao Chen, Zheng Zhao and David Z. Pan, <u>"Exploring Logic Optimizations</u> with Reinforcement Learning and Graph Convolutional Network," ACM/IEEE Workshop on Machine Learning for CAD (MLCAD), November 16-20, 2020.
- [C39] Keren Zhu, Hao Chen, Mingjie Liu, Xiyuan Tang, Nan Sun and David Z. Pan, "Effective Analog/Mixed-Signal Circuit Placement Considering System Signal Flow," IEEE/ACM International Conference on Computer-Aided Design (ICCAD), November 02-05, 2020. (Best Paper Award Nomination from Track)
- [C40] Hao Chen, Keren Zhu, Mingjie Liu, Xiyuan Tang, Nan Sun and David Z. Pan, "Toward Silicon-Proven Detailed Routing for Analog and Mixed-Signal Circuits," *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, November 02-05, 2020.
- [C41] Jiaqi Gu, Zixuan Jiang, Yibo Lin and David Z. Pan, "DREAMPlace 3.0: Multi-Electrostatics Based Robust VLSI Placement with Region Constraints," *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, November 02-05, 2020.
- [C42] Mohamed Baker Alawieh, Wei Ye, and David Z. Pan, "Re-examining VLSI Manufacturing and Yield through the Lens of Deep Learning," *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, November 02-05, 2020 (**Invited Paper**)
- [C43] Rachel Selina Rajarathnam, Yibo Lin, Yier Jin, and David Z. Pan, "ReGDS: A Reverse Engineering Framework from GDSII to Gate-level Netlist," *IEEE International Symposium on Hardware Oriented Security and Trust (HOST)*, San Jose, Dec. 6-9, 2020
- [C44] Zixuan Jiang, Keren Zhu, Mingjie Liu, Jiaqi Gu, and David Z. Pan, "An Efficient Training Framework for Reversible Neural Architectures," *European Conference on Computer Vision* (ECCV), Aug. 23-28, 2020
- [C45] Jiaqi Gu, Zheng Zhao, Chenghao Feng, Wuxi Li, Ray T. Chen and David Z. Pan, "FLOPS: Efficient On-Chip Learning for Optical Neural Networks through Stochastic Zeroth-Order Optimization," ACM/IEEE Design Automation Conference (DAC), July 19-23, 2020. (Best Paper Candidate; total 6 best paper candidates, from nearly 1,000 submissions)

- [C46] Mingjie Liu, Keren Zhu, Xiyuan Tang, Biying Xu, Wei Shi, Nan Sun and David Z. Pan, "Closing the Design Loop: Bayesian Optimization Assisted Hierarchical Analog Layout Synthesis", ACM/IEEE Design Automation Conference (DAC), July 19-23, 2020.
- [C47] Mohamed Baker Alawieh, Duane Boning and David Z. Pan, "Wafer Map Defect Patterns Classification using Deep Selective Learning," *ACM/IEEE Design Automation Conference (DAC)*, July 19-23, 2020.
- [C48] Navid Khoshavi, Arman Roohi, Connor Broyles, Saman Sargolzaei, Yu Bi and David Z. Pan, "SHIELDeNN: Online Accelerated Framework for Fault-Tolerant Deep Neural Network Architectures," *ACM/IEEE Design Automation Conference (DAC)*, July 19-23, 2020.
- [C49] Chenghao Feng, Zheng Zhao, Zhoufeng Ying, Jiaqi Gu, David Z Pan, and Ray T Chen, "Compact Design of On-chip Elman Optical Recurrent Neural Network," OSA Conference on Lasers and Electro-Optics (CLEO): Applications and Technology, May 10-15, 2020. https://doi.org/10.1364/CLEO\_AT.2020.JTh2B.8
- [C50] Chenghao Feng, Zhoufeng Ying, Zheng Zhao, Jiaqi Gu, David Z. Pan, and Ray T. Chen, "Integrated WDM-based Optical Comparator for High-speed Computing," OSA Conference on Lasers and Electro-Optics (CLEO): Science and Innovations, pp. SM3O.1. May 10-15, 2020. <u>https://doi.org/10.1364/CLEO\_SI.2020.SM3O.1</u>
- [C51] Wei Ye, Mohamed Baker Alawieh, Yuki Watanabe, Shigeki Nojima, Yibo Lin and David Z. Pan, "TEMPO: Fast Mask Topography Effect Modeling with Deep Learning," ACM International Symposium on Physical Design (ISPD), 2020. (Best Paper Award) https://doi.org/10.1145/3372780.3375565
- [C52] Mingjie Liu\*, Keren Zhu\*, Jiaqi Gu, Linxiao Shen, Xiyuan Tang, Nan Sun and David Z. Pan, "Towards Decrypting the Art of Analog Layout, Placement Quality Prediction via Transfer Learning," *IEEE Design, Automation & Test in Europe (DATE)*, Mar. 09-13, 2020. (\* indicates equal contributions in alphabetical order) <u>https://doi.org/10.23919/DATE48585.2020.9116330</u>
- [C53] Jiaqi Gu, Zheng Zhao, Chenghao Feng, Hanqing Zhu, Ray T. Chen, David Z. Pan, "ROQ: A Noise-Aware Quantization Scheme Towards Robust Optical Neural Networks with Low-bit Controls," *IEEE Design, Automation & Test in Europe Conference & Exhibition (DATE)*, Grenoble, France, Mar. 09-13, 2020
- [C54] Chenghao Feng, Zhoufeng Ying, Zheng Zhao, Jiaqi Gu, David Z. Pan, and Ray T. Chen, "Wavelength-division-multiplexing-based electronic-photonic network for high-speed computing," SPIE OPTO Proceedings Volume 11284, Smart Photonic and Optoelectronic Integrated Circuits XXII; 112840H, March 9, 2020. <u>https://doi.org/10.1117/12.2551323</u>
- [C55] Xiyuan Tang, Xiangxing Yang, Wenda Zhao, Chen-Kai Hsu, Jiaxin Liu, Linxiao Shen, Abhishek Mukherjee, Wei Shi, David Z. Pan and Nan Sun, "A 13.5b-ENOB Second-Order Noise-Shaping SAR with PVT-Robust Closed-Loop Dynamic Amplifier," *IEEE International Solid-State Circuits Conference (ISSCC)*, San Francisco, CA, Feb. 16-20, 2020.
- [C56] Jiaqi Gu, Zheng Zhao, Chenghao Feng, Mingjie Liu, Ray T. Chen, David Z. Pan, "Towards Area-Efficient Optical Neural Networks: An FFT-based Architecture," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Beijing, China, Jan. 13-16, 2020. (Best Paper Award)
- [C57] Mingjie Liu, Wuxi Li, Keren Zhu, Biying Xu, Yibo Lin, Linxiao Shen, Xiyuan Tang, Nan Sun and David Z. Pan, "S<sup>3</sup>DET: Detecting System Symmetry Constraints for Analog Circuits with Graph Similarity," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Beijing, China, Jan. 13-16, 2020. (Best Paper Award Nomination)
- [C58] Mohamed Baker Alawieh, Wuxi Li, Yibo Lin, Love Singhal, Mahesh Iyer and David Z. Pan, "High-Definition Routing Congestion Prediction for Large-Scale FPGAs," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Beijing, China, Jan. 13-16, 2020.
- [C59] Biying Xu, Mingjie Liu, Keren Zhu, Yibo Lin, Shaolan Li, Xiyuan Tang, Nan Sun, and David Z. Pan, "MAGICAL: Toward Fully Automated Analog IC Layout Leveraging Human and Machine Intelligence," *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, Westminster, CO, Nov. 4-7, 2019 (Invited Paper)
- [C60] Zheng Zhao, Zhoufeng Ying, Chenghao Feng, Jiaqi Gu, Ray T. Chen, and David Z. Pan, "Design Technology for Scalable and Robust Photonic Integrated Circuits," *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, Westminster, CO, Nov. 4-7, 2019 (Invited Paper)

- [C61] Keren Zhu, Mingjie Liu, Yibo Lin, Biying Xu, Shaolan Li, Xiyuan Tang, Nan Sun and David Z. Pan, "GeniusRoute: A New Analog Routing Paradigm Using Generative Neural Network Guidance," IEEE/ACM International Conference on Computer-Aided Design (ICCAD), Westminster, CO, Nov. 4-7, 2019 (Best Paper Award Nomination from Track)
- [C62] Wuxi Li, Yibo Lin, and David Z. Pan, "elfPlace: Electrostatics-based Placement for Large-Scale Heterogeneous FPGAs," IEEE/ACM International Conference on Computer-Aided Design (ICCAD), Westminster, CO, Nov. 4-7, 2019
- [C63] Chengyue Gong, Zixuan Jiang, Dilin Wang, Yibo Lin, Qiang Liu and David Z. Pan, "Mixed Precision Neural Architecture Search for Energy Efficient Deep Learning," *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, Westminster, CO, Nov. 4-7, 2019
- [C64] Kaveh Shamsi, David Z. Pan and Yier Jin, "IcySAT: Improved SAT-based Attacks on Cyclic Locked Circuits," IEEE/ACM International Conference on Computer-Aided Design (ICCAD), Westminster, CO, Nov. 4-7, 2019
- [C65] Shounak Dhar, Love Singhal, Mahesh A. Iyer and David Z. Pan, "FPGA Accelerated Spreading for Global Placement," 23<sup>rd</sup> IEEE High Performance Extreme Computing Conference (HPEC), Boston, September 24-26, 2019
- [C66] Shounak Dhar, Love Singhal, Mahesh A. Iyer and D. Z. Pan, "FPGA Accelerated FPGA Placement," 29<sup>th</sup> International Conference on Field Programmable Logic and Applications (FPL), Barcelona, Spain, September 9-11, 2019
- [C67] Yibo Lin, Shounak Dhar, Wuxi Li, Haoxing Ren, Brucek Khailany and David Z. Pan, "DREAMPlace: <u>Deep Learning Toolkit Enabled GPU Acceleration for Modern VLSI Placement</u>," ACM/IEEE Design Automation Conference (DAC), Las Vegas, NV, Jun. 2-6, 2019. (Best Paper Award)
- [C68] Wei Ye, Mohamed Baker Alawieh, Yibo Lin, and David Z. Pan, "LithoGAN: End-to-End Lithography Modeling with Generative Adversarial Networks," ACM/IEEE Design Automation Conference (DAC), Las Vegas, NV, Jun. 2-6, 2019. (Best Paper Award Candidate)
- [C69] Biying Xu, Yibo Lin, Xiyuan Tang, Shaolan Li, Linxiao Shen, Nan Sun and David Z. Pan, "WellGAN: Generative-Adversarial-Network-Guided Well Generation for Analog/Mixed-Signal Circuit Layout," ACM/IEEE Design Automation Conference (DAC), Las Vegas, NV, Jun. 2-6, 2019.
- [C70] Mohamed Baker Alawieh, Yibo Lin, Zaiwei Zhang, Meng Li, Qixing Huang and David Z. Pan, "GAN-SRAF: Sub-Resolution Assist Feature Generation using Conditional Generative Adversarial Networks," ACM/IEEE Design Automation Conference (DAC), Las Vegas, NV, Jun. 2-6, 2019.
- [C71] Mohamed Baker Alawieh, Sinead Williamson and David Z. Pan, "Rethinking Sparsity in Performance Modeling for Analog and Mixed Circuits using Spike and Slab Models," ACM/IEEE Design Automation Conference (DAC), Las Vegas, NV, Jun. 2-6, 2019.
- [C72] Kaveh Shamsi, David Z. Pan and Yier Jin, "On the Impossibility of Approximation-Resilient Circuit Locking," *IEEE International Symposium on Hardware Oriented Security and Trust (HOST)*, Tysons Corner, USA, May 6-10, 2019
- [C73] Shaolan Li, Wenda Zhao, Biying Xu, Xiangxing Yang, Xiyuan Tang, Linxiao Shen, Nanshu Lu, David Z. Pan and Nan Sun, "A 0.025mm<sup>2</sup> 0.8V 78.5dB SNDR VCO-based Sensor Readout Circuit Using a Hybrid PLL-ΔΣ Structure," *IEEE Custom Integrated Circuits Conference (CICC)*, Austin, TX, Apr. 14-17, 2019.
- [C74] Shaolan Li, Biying Xu, David Z. Pan and Nan Sun, "A 60-fJ/step 11-ENOB VCO-based CTDSM Synthesized from Digital Standard Cell Library," *IEEE Custom Integrated Circuits Conference* (CICC), Austin, TX, Apr. 14-17, 2019
- [C75] Biying Xu, Shaolan Li, Chak-Wa Pui, Derong Liu, Linxiao Shen, Yibo Lin, Nan Sun, and David Z. Pan, "Device Layer-Aware Analytical Placement for Analog Circuits," ACM International Symposium on Physical Design (ISPD), San Francisco, CA, April 14-17, 2019. (Best Paper Award Nomination)
- [C76] Kaveh Shamsi, Meng Li, David Z. Pan and Yier Jin, "KC2: Key-Condition Crunching for Fast Sequential Circuit Deobfuscation," *IEEE Design, Automation & Test in Europe Conference & Exhibition (DATE)*, Florence, Italy, March 25-29, 2019. **(Best Paper Award Candidate)**

- [C77] Wei Ye, Mohamed Baker Alawieh, Meng Li, Yibo Lin, and David Z. Pan, "Litho-GPA: Gaussian Process Assurance for Lithography Hotspot Detection," *IEEE Design, Automation & Test in Europe Conference & Exhibition (DATE)*, Florence, Italy, March 25-29, 2019.
- [C78] Zheng Zhao, Derong Liu, Zhoufeng Ying, Biying Xu, Chenghao Feng, Ray T. Chen. and David Z. Pan, "Exploiting Wavelength Division Multiplexing for Optical Logic Synthesis," *IEEE Design, Automation & Test in Europe Conference & Exhibition (DATE)*, Florence, Italy, March 25-29, 2019.
- [C79] Zhoufeng Ying, Zheng Zhao, Chenghao Feng, Rohan Mital, Shounak Dhar, David Z. Pan, Ray T. Chen, "Automated logic synthesis for electro-optic computing in integrated photonics," SPIE OPTO Proceedings Volume 10924, Optical Interconnects XIX; 109240H (March 2019) https://doi.org/10.1117/12.2510363
- [C80] Wuxi Li, Mehrdad Eslami Dehkordi, Stephen Yang and David Z. Pan, "Simultaneous Placement and Clock Tree Construction for Modern FPGAs," *ACM International Symposium on Field-Programmable Gate Arrays (FPGA)*, Seaside, CA, February 24 - 26, 2019.
- [C81] Wei Ye, Yibo Lin, Meng Li, Qiang Liu, and David Z. Pan, "LithoROC: lithography hotspot detection with explicit ROC optimization," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Tokyo, Jan. 21–24, 2019 (Invited Paper)
- [C82] Shounak Dhar, Love Singhal, Mahesh A. Iyer and David Z. Pan, "A Shape-Driven Spreading Algorithm Using Linear Programming for Global Placement," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Tokyo, Jan. 21–24, 2019.
- [C83] Wei Ye, Mohamed Baker Alawieh, Yibo Lin, and David Z. Pan, "Tackling Signal Electromigration with Learning-Based Detection and Multistage Mitigation," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Tokyo, Jan. 21–24, 2019.
- [C84] Ying Chen, Yibo Lin, Tianyang Gai, Yajuan Su, Yayi Wei, and David Z. Pan, "Semi-Supervised Hotspot Detection with Self-Paced Multi-Task Learning," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Tokyo, Jan. 21–24, 2019.
- [C85] Mohamed Baker Alawieh, Xiyuan Tang and David Z. Pan, "S<sup>2</sup>-PM: Semi-Supervised Learning for Efficient Performance Modeling of Analog and Mixed Signal Circuits," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Tokyo, Jan. 21–24, 2019.
- [C86] Zheng Zhao, Derong Liu, Meng Li, Zhoufeng Ying, Biying Xu, Lu Zhang, Bei Yu, Ray T. Chen, and David Z. Pan, "Hardware-software Co-design of Slimmed Optical Neural Networks," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Tokyo, Jan. 21–24, 2019.
- [C87] Yibo Lin, Mohamed Baker Alawieh, Wei Ye, and David Z. Pan, "Machine Learning for Yield Learning and Optimization," *IEEE International Test Conference (ITC)*, Oct. 2018 (Invited Paper)
- [C88] Meng Li, Kaveh Shamsi, Yier Jin, and David Z. Pan, "TimingSAT: Decamouflaging Timing-based Logic Obfuscation," *IEEE International Test Conference (ITC)*, Oct. 2018
- [C89] Shounak Dhar and David Z. Pan, "GDP: GPU accelerated Detailed Placement," *IEEE High Performance Extreme Computing Conference (HPEC)*, Boston, Sept. 25-27, 2018
- [C90] Derong Liu, Zheng Zhao, Zheng Wang, Zhoufeng Ying, Ray T. Chen, and David Z. Pan, "OPERON: Optical-electrical Power-efficient Route Synthesis for On-chip Signals," ACM/IEEE Design Automation Conference (DAC), San Francisco, June 24-28, 2018
- [C91] Kaveh Shamsi, Meng Li, David Z. Pan, and Yier Jin, "Cross-Lock: Dense Layout-Level Interconnect Locking using Cross-bar Architectures," ACM Great Lakes Symposium on VLSI (GLSVLSI), Chicago, Illinois, May 23-25, 2018. (Best Paper Award)
- [C92] Biying Xu, Bulent Basaran, Ming Su, and David Z. Pan, "Analog Placement Constraint Extraction and Exploration with the Application to Layout Retargeting," *ACM International Symposium on Physical Design (ISPD),* Monterey, CA, Mar. 25-28, 2018.
- [C93] Wei Ye, Meng Li, Kai Zhong, Bei Yu, and David Z. Pan, "Power Grid Reduction by Sparse Convex Optimization," ACM International Symposium on Physical Design (ISPD), Monterey, CA, Mar. 25-28, 2018.
- [C94] Yibo Lin, Yuki Watanabe, Taiki Kimura, Tetsuaki Matsunawa, Shigeki Nojima, Meng Li, and David Z. Pan, "Data Efficient Lithography Modeling with Residual Neural Networks and Transfer Learning," ACM International Symposium on Physical Design (ISPD), Monterey, CA, Mar. 25-28, 2018.

- [C95] Meng Li, Bei Yu, Yibo Lin, Xiaoqing Xu, Wuxi Li, and David Z. Pan, "A Practical Split Manufacturing Framework for Trojan Prevention via Simultaneous Wire Lifting and Cell Insertion," IEEE/ACM Asia and South Pacific Design Automation Conference (ASP-DAC), Jeju Island, Korea, Jan. 22-25, 2018.
- [C96] Zheng Zhao, Zheng Wang, Zhoufeng Ying, Shounak Dhar, Ray T. Chen, and David Z. Pan, "Logic Synthesis for Energy-Efficient Photonic Integrated Circuits," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Jeju Island, Korea, Jan. 22-25, 2018.
- [C97] Che-Lun Hsu, Shaofeng Guo, Yibo Lin, Xiaoqing Xu, Meng Li, Runsheng Wang, Ru Huang, and David Z. Pan, "Layout-Dependent Aging Mitigation for Critical Path Timing," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Jeju Island, Jan. 22-25, 2018.
- [C98] Wuxi Li, Meng Li, Jiajun Wang, and David Z. Pan, "UTPlaceF 3.0: A Parallelization Framework for Modern FPGA Global Placement," *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, Irvine, CA, Nov. 13-16, 2017. (Invited Paper)
- [C99] Jiaojiao Ou, Xiaoqing Xu, Brian Cline, Greg Yeric, and David Z. Pan, "DTCO for DSA-MP Hybrid Lithography with Double-BCP Materials in Sub-7nm Node," *IEEE International Conference on Computer Design (ICCD)*, Boston, MA, Nov. 5-8, 2017.
- [C100] Yibo Lin, Peter Debacker, Darko Trivkovic, Ryoung-han Kim, Praveen Raghavan, and David Z. Pan, "Patterning Aware Design Optimization of Selective Etching in N5 and Beyond," *IEEE International Conference on Computer Design (ICCD)*, Boston, MA, Nov. 5-8, 2017.
- [C101] Zheng Zhao, Zheng Wang, Zhoufeng Ying, Shounak Dhar, Ray T. Chen, and David Z. Pan, "Optical Computing on Silicon-on-Insulator-Based Photonic Integrated Circuits," IEEE International Conference on ASIC (ASICON), Guiyang, China, Oct. 25-28, 2017. (Invited Paper)
- [C102] Zheng Wang, Zhoufeng Ying, Shounak Dhar, Zheng Zhao, David Pan, and Ray T. Chen, "Nanophotonic devices for power-efficient computing and optical interconnects," In IEEE Photonics Society Summer Topical Meeting Series (SUM), pp. 7-8, July 2017. (Invited Paper)
- [C103] Wei Ye, Yibo Lin, Xiaoqing Xu, Wuxi Li, Yiwei Fu, Yongsheng Sun, Canhui Zhan, and David Z. Pan, "Placement Mitigation Techniques for Power Grid Electromigration," *IEEE International Symposium on Low Power Electronics and Design (ISLPED)*, Taipei, July 24-26, 2017.
- [C104] Meng Li, Liangzhen Lai, Vikas Chandra, and David Z. Pan, "Cross-level Monte Carlo Framework for System Vulnerability Evaluation against Fault Attack," *ACM/IEEE Design Automation Conference (DAC)*, Austin, TX, June 18-22, 2017.
- [C105] Biying Xu, Shaolan Li, Nan Sun, and David Z. Pan, "A Scaling Compatible, Synthesis Friendly VCO-based Delta-sigma ADC Design and Synthesis Methodology," *ACM/IEEE Design Automation Conference (DAC)*, Austin, TX, June 18-22, 2017.
- [C106] Xiaoqing Xu, Yibo Lin, Vinicius Livramento, and David Z. Pan, "Concurrent Pin Access Optimization for Unidirectional Routing," *ACM/IEEE Design Automation Conference (DAC)*, Austin, TX, Jun. 18-22, 2017.
- [C107] Derong Liu, Vinicius Livramento, Salim Chowdhury, Duo Ding, Huy Vo, Akshay Sharma, and David Z. Pan, "Streak: Synergistic Topology Generation and Route Synthesis for On-Chip Performance-Critical Signal Groups," *ACM/IEEE Design Automation Conference (DAC)*, Austin, TX, June 18-22, 2017.
- [C108] Travis Meade, Zheng Zhao, Shaojie Zhang, David Z. Pan, and Yier Jin, "Revisit Sequential Logic Obfuscation: Attacks and Defenses," *IEEE International Symposium on Circuits and Systems (ISCAS)*, Baltimore, MD, USA, May 28-31, 2017 **(Invited Paper)**
- [C109] Zheng Wang, Zhoufeng Ying, Shounak Dhar, Zheng Zhao, David Z. Pan, and Ray T. Chen, "Optical Switches Based Carry-Ripple Adder for Future High-Speed and Low-Power Consumption Optical Computing," In CLEO: Science and Innovations, pp. STh1N-2. Optical Society of America, May 2017.
- [C110] Zhoufeng Ying, Zheng Wang, Shounak Dhar, Zheng Zhao, David Z. Pan, and Ray T. Chen, "Onchip Microring Resonator Based Electro-optic Full Adder for Optical Computing," *In CLEO: QELS\_Fundamental Science, pp. JW2A-147. Optical Society of America*, May 2017.
- [C111] Kaveh Shamsi, Meng Li, Travis Meade, Zheng Zhao, David Z. Pan and Yier Jin, "Cyclic Obfuscation for Creating SAT-Unresolvable Circuits," ACM Great Lakes Symposium on VLSI (GLSVLSI), Banff, Alberta, Canada, May 10-12, 2017.

- [C112] Kaveh Shamsi, Meng Li, Travis Meade, Zheng Zhao, David Z. Pan, and Yier Jin, "AppSAT: Approximately Deobfuscating Integrated Circuits," *IEEE International Symposium on Hardware Oriented Security and Trust (HOST)*, McLean, VA, USA, May 1-4, 2017 (Best Paper Award)
- [C113] Jiaojiao Ou, Bei Yu, Xiaoqing Xu, Joydeep Mitra, Yibo Lin and David Z. Pan. "DSAR: DSA aware Routing with Simultaneous DSA Guiding Pattern and Double Patterning Assignment," *ACM International Symposium on Physical Design (ISPD),* Portland, OR, Mar. 19-22, 2017.
- [C114] Biying Xu, Shaolan Li, Xiaoqing Xu, Nan Sun and David Z. Pan, "Hierarchical and Analytical Placement Techniques for High-Performance Analog Circuits," *ACM International Symposium on Physical Design (ISPD),* Portland, OR, Mar. 19-22, 2017.
- [C115] Shounak Dhar, Mahesh Iyer, Saurabh Adya, Love Singhal, Nikolay Rubanov and David Pan, "An Effective Timing-Driven Detailed Placement Algorithm for FPGAs," *ACM International Symposium on Physical Design (ISPD)*, Portland, OR, Mar. 19-22, 2017.
- [C116] Joydeep Mitra, Andres Torres, and David Z. Pan, "Process, Design Rule, and Layout Cooptimization for DSA Based Patterning of Sub-10nm Finfet Devices," *SPIE Intl. Symp. Advanced Lithography Conference*, San Jose, CA, Feb. 26 - Mar. 2, 2017
- [C117] Joydeep Mitra, Andres Torres, and David Z. Pan, "Model Based Guiding Pattern Synthesis for On-target and Robust Assembly of Via and Contact layers using DSA," *SPIE Intl. Symp. Advanced Lithography Conference*, San Jose, CA, Feb. 26 - Mar. 2, 2017.
- [C118] Taiki Kimura, Tetsuaki Matsunawa, Chikaaki Kodama, Shigeki Nojima and David Z. Pan, "SOCSbased post-layout optimization for multiple patterns with light interference prediction," *SPIE Intl. Symp. Advanced Lithography Conference*, San Jose, CA, Feb. 26 - Mar. 2, 2017.
- [C119] Jiaojiao Ou, Brian Cline, Greg Yeric and David Z. Pan. "Efficient DSA and DP Hybrid Lithography Conflict Detection and Guiding Template Assignment", *SPIE Intl. Symp. Advanced Lithography Conference*, San Jose, CA, Feb. 26 - Mar. 2, 2017.
- [C120] Wuxi Li, Shounak Dhah, and David Z. Pan, "UTPlaceF: A Routability-Driven FPGA Placer with Physical and Congestion Aware Packing," *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, Austin, TX, Nov. 7-10, 2016 (Invited Paper; 1<sup>st</sup> Place Winner of ISPD'16 Contest)
- [C121] Yibo Lin, Bei Yu, Xiaoqing Xu, Jhih-Rong Gao, Natarajan Viswanathan, Wen-Hao Liu, Zhuo Li, Charles J. Alpert and David Z. Pan, "MrDP: Multiple-row Detailed Placement of Heterogeneoussized Cells for Advanced Nodes," *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, Austin, TX, Nov. 7-10, 2016
- [C122] Meng Li, Kaveh Shamsi, Travis Meade, Zheng Zhao, Bei Yu, Yier Jin and David Z. Pan, "Provably Secure Camouflaging Strategy for IC Protection," *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, Austin, TX, Nov. 7-10, 2016
- [C123] Shounak Dhar, Saurabh Adya, Love Singhal, Mahesh A. Iyer and David Z. Pan, "Detailed Placement for Modern FPGAs using 2D Dynamic Programming," *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, Austin, TX, Nov. 7-10, 2016
- [C124] Yudong Tao, Changhao Yan, Yibo Lin, Shengguo Wang, David Z. Pan, and Xuan Zeng, "A Novel Unified Dummy Fill Insertion Framework with SQP-Based Optimization Method," *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, Austin, TX, Nov. 7-10, 2016
- [C125] Travis Meade, Shaojie Zhang, Zheng Zhao, David Z. Pan, and Yier Jin, "Gate-Level Netlist Reverse Engineering Tool Set for Functionality Recovery and Malicious Logic Detection," *International Symposium for Testing and Failure Analysis (ISTFA)*, Fort Worth, Texas, USA, Nov. 6-10, 2016
- [C126] Yibo Lin, Bei Yu, and David Z. Pan, "Detailed Placement in Advanced Technology Nodes: A Survey," *IEEE International Conference on Solid-State and Integrated Circuit Technology* (*ICSICT*), Hangzhou, China, October 25-28, 2016. (Invited Paper)
- [C127] Derong Liu, Bei Yu, Salim Chowdhury, and David Z. Pan, "Incremental Layer Assignment for Critical Path Timing," ACM/IEEE Design Automation Conference (DAC), Austin, TX, June 5-9, 2016
- [C128] Meng Li, Jin Miao, Kai Zhong, and David Z. Pan, "Practical Public PUF Enabled by Solving Max-Flow Problem on Chip," ACM/IEEE Design Automation Conference (DAC), Austin, TX, June 5-9, 2016

- [C129] Jiaojiao Ou, Bei Yu and David Z. Pan, "Concurrent Guiding Template Assignment and Redundant Via Insertion for DSA-MP Hybrid Lithography," *Proceedings ACM International Symposium on Physical Design (ISPD)*, Santa Rosa, CA, April 3-6, 2016
- [C130] Xiaoqing Xu, Tetsuaki Matsunawa, Shigeki Nojima, Chikaaki Kodama, Toshiya Kotani and David Pan, "A Machine Learning Based Framework for Sub-Resolution Assist Feature Generation," *Proceedings ACM International Symposium on Physical Design (ISPD)*, Santa Rosa, CA, April 3-6, 2016
- [C131] Yibo Lin, Xiaoqing Xu, Bei Yu, Ross Baldick, and David Z. Pan, "Triple/Quadruple Patterning Layout Decomposition via Novel Linear Programming and Iterative Rounding," *Proc. SPIE 9781, Design-Process-Technology Co-optimization for Manufacturability X*, San Jose, CA, Feb. 21-25, 2016 (Franco Cerrina Memorial Best Student Paper Award)
- [C132] Xiaoqing Xu, Brian Cline, Greg Yeric, and David Z. Pan, "Standard Cell Pin Access and Physical Design in Advanced Lithography," *SPIE Advanced Lithography Conference*, San Jose, CA, Feb. 21-25, 2016 (Invited Paper)
- [C133] Taiki Kimura, Tetsuaki Matsunawa, Shigeki Nojima, and David Z. Pan, "Hybrid Hotspot Detection using Regression Model and SOCS Kernels," Proc. SPIE 9781, Design-Process-Technology Cooptimization for Manufacturability X, San Jose, CA, Feb. 21-25, 2016
- [C134] Tetsuaki Matsunawa, Bei Yu, and David Z. Pan, "Laplacian Eigenmaps and Bayesian Clustering Based Layout Pattern Sampling and Its Applications to Hotspot Detection and OPC," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Macau, Jan. 25-28, 2016.
- [C135] Yibo Lin, Bei Yu, Yi Zou, Zhuo Li, Charles J. Alpert, and David Z. Pan, "Stitch Aware Detailed Placement for Multiple E-Beam Lithography," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Macau, Jan. 25-28, 2016.
- [C136] Pengpeng Ren, Xiaoqing Xu, Peng Hao, Junyao Wang, Runsheng Wang, Ming Li, Jianping Wang, Weihai Bu, Jingang Wu, Walsum Wong, Shaofeng Yu, Hanming Wu, Shiuh-Wuu Lee, David Z. Pan, and Ru Huang, "Adding the Missing Time-Dependent Layout Dependency into Device-Circuit-Layout Co-Optimization -- New Findings on the Layout Dependent Aging Effects," IEEE International Electron Devices Meeting (IEDM), Washington DC, Dec. 7-9, 2015
- [C137] Andrew B. Kahng, Mulong Luo, Gi-Joon Nam, Siddhartha Nath, David Z. Pan, and Gabriel Robins, "Toward Metrics of Design Automation Research Impact," *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, Austin, TX, November 2-6, 2015. (Invited Paper)
- [C138] Bei Yu, Derong Liu, Salim Chowdhury, and David Z. Pan, "TILA: Timing-Driven Incremental Layer Assignment," *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, Austin, TX, November 2-6, 2015.
- [C139] Yibo Lin, Bei Yu, Biying Xu, and David Z. Pan, "Triple Patterning Aware Detailed Placement Toward Zero Cross-Row Middle-of-Line Conflict," *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, Austin, TX, November 2-6, 2015.
- [C140] Chen-Hsuan Lin, Subhendu Roy, Chun-Yao Wang, David Z. Pan, and Deming Chen, "CSL: Coordinated and Scalable Logic Synthesis Techniques for Effective NBTI Reduction," *IEEE International Conference on Computer Design (ICCD)*, Oct. 18-21, 2015
- [C141] David Z. Pan, Lars Liebmann, Bei Yu, Xiaoqing Xu, Yibo Lin, "Pushing Multiple Patterning in Sub-10nm: Are We Ready?" *ACM/IEEE Design Automation Conference (DAC),* San Francisco, CA, June 7-11, 2015 (**Invited Paper**)
- [C142] Xiaoqing Xu, Bei Yu, Jhih-Rong Gao, Che-Lun Hsu, and David Z. Pan, "PARR: Pin Access Planning and Regular Routing for Self-Aligned Double Patterning," ACM/IEEE Design Automation Conference (DAC), San Francisco, CA, June 7-11, 2015
- [C143] Yibo Lin, Bei Yu, and David Z. Pan, "High Performance Dummy Fill Insertion with Coupling and Uniformity Constraints," *ACM/IEEE Design Automation Conference (DAC)*, San Francisco, CA, June 7-11, 2015
- [C144] Subhendu Roy, Derong Liu, Junhyung Um, and David Z. Pan, "OSFA: A New Paradigm of Gate Sizing for Power/Performance Optimizations under Multiple Operating Conditions," *ACM/IEEE Design Automation Conference (DAC)*, San Francisco, CA, June 7-11, 2015
- [C145] Keith Campbell, Pranay Vissa, David Z. Pan, and Deming Chen, "High-Level Synthesis of Error Detecting Cores through Low-Cost Modulo-3 Shadow Datapaths," ACM/IEEE Design Automation Conference (DAC), San Francisco, CA, June 7-11, 2015

- [C146] Wei Ye, Bei Yu, Yong-Chan Ban, Lars Liebmann, and David Z. Pan, "Standard Cell Layout Regularity and Pin Access Optimization Considering Middle-of-Line," *ACM Great Lakes Symposium on VLSI (GLSVLSI)*, Pittsburgh, PA, May 20-22, 2015
- [C147] Jiaojiao Ou, Bei Yu, Jhih-Rong Gao, Moshe Preil, Azat Latypov, and David Z Pan, "Directed Self-Assembly Based Cut Mask Optimization for Unidirectional Design," *ACM Great Lakes Symposium on VLSI (GLSVLSI)*, Pittsburgh, PA, May 20-22, 2015
- [C148] Subhendu Roy, Pavlos M Mattheakis, Peter S Colyer, Laurent Masse-Navette, Pierre-Olivier Ribet, and David Z Pan, "Skew Bounded Buffer Tree Resynthesis for Clock Power Optimization," *ACM Great Lakes Symposium on VLSI (GLSVLSI)*, Pittsburgh, PA, May 20-22, 2015
- [C149] Xiaoqing Xu, Brian Cline, Greg Yeric, Bei Yu, and David Z. Pan, "A Systematic Framework for Evaluating Standard Cell Middle-of-Line (MOL) Robustness for Multiple Patterning," SPIE Intl. Symp. Advanced Lithography - Design-Process-Technology Co-optimization for Manufacturability IX, San Jose, CA, Feb. 23-27, 2015
- [C150] Tetsuaki Matsunawa, Jhih-Rong Gao, Bei Yu, and David Z. Pan, "A New Lithography Hotspot Detection Framework Based on AdaBoost Classifier and Simplified Feature Extraction," *SPIE Intl. Symp. Advanced Lithography - Design-Process-Technology Co-optimization for Manufacturability IX*, San Jose, CA, Feb. 23-27, 2015
- [C151] Tetsuaki Matsunawa, Bei Yu, and David Z. Pan, "Optical proximity correction with hierarchical Bayes model," SPIE Intl. Symp. Advanced Lithography - Optical Microlithography XXVIII, San Jose, CA, Feb. 23-27, 2015
- [C152] Bei Yu, David Z. Pan, Tetsuaki Matsunawa, and Xuan Zeng, "Machine Learning and Pattern Matching in Physical Design," *Proceedings IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Japan, Jan. 19-22, 2015 (Invited Paper)
- [C153] Jiwoo Pak, Bei Yu, and David Z. Pan, "Electromigration-aware Redundant Via Insertion," *Proceedings IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Japan, Jan. 19-22, 2015
- [C154] Subhendu Roy, Mihir Choudhury, Ruchir Puri, and David Z. Pan, "Polynomial Time Algorithm for Area and Power Efficient Adder Synthesis in High-Performance Designs," *Proceedings IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Japan, Jan. 19-22, 2015
- [C155] Subhendu Roy, Pavlos Matthaiakis, Pavlos, Laurent Masse-Navette, and David Z. Pan, "Evolving Challenges and Techniques for Nanometer SoC Clock Network Synthesis," *IEEE International Conference on Solid-State and Integrated Circuit Technology (ICSICT)*, Guilin, China, October 28-31, 2014. (Invited Paper)
- [C156] Bei Yu, Gilda Garreton, and David Z. Pan, "Layout Compliance for Triple Patterning Lithography: an Iterative Approach," *SPIE/BACUS Photomask Symposium*, Monterey, CA, September 2014. (Invited Paper)
- [C157] Jhih-Rong Gao, Xiaoqing Xu, Bei Yu, and David Z. Pan, "MOSAIC: Mask Optimizing Solution With Process Window Aware Inverse Correction," *ACM/IEEE Design Automation Conference* (*DAC*), San Francisco, CA, June 1-5, 2014 (Best Paper Award Nomination)
- [C158] Bei Yu and David Z. Pan, "Layout Decomposition for Quadruple Patterning Lithography and Beyond," *ACM/IEEE Design Automation Conference (DAC)*, San Francisco, CA, June 1-5, 2014
- [C159] Moongon Jung, David Z. Pan, and Sung Kyu Lim, "Through-Silicon-Via Material Property Variation Impact on Full-Chip Reliability and Timing," *IEEE International Interconnect Technology Conference (IITC)*, San Jose, CA, May 20-23, 2014
- [C160] Xiaoqing Xu, Brian Cline, Greg Yeric, Bei Yu and David Z. Pan, "Self-Aligned Double Patterning Aware Pin Access and Standard Cell Layout Co-Optimization," *Proceedings ACM International Symposium on Physical Design (ISPD)*, Petaluma, CA, March 2014
- [C161] Yilin Zhang and David Z. Pan, "Timing-Driven, Over-the-Block Rectilinear Steiner Tree Construction with Pre-Buffering and Slew Constraints," *Proceedings ACM International Symposium on Physical Design (ISPD)*, Petaluma, CA, March 2014
- [C162] Subhendu Roy, Pavlos M. Mattheakis, Laurent Masse-Navette, and David. Z. Pan, "Clock Tree Resynthesis for Multi-corner Multi-mode Timing Closure," *Proceedings ACM International Symposium on Physical Design (ISPD)*, Petaluma, CA, March 2014 (Best Paper Award)
- [C163] Bei Yu, Jhih-Rong Gao, Xiaoqing Xu, and David Z. Pan, "Bridging the Gap from Mask to Physical Design for Multiple Patterning Lithography," *SPIE Intl. Symp. Advanced Lithography Design-*

Process-Technology Co-optimization for Manufacturability VIII, San Jose, CA, Feb. 23-27, 2014 (Invited Paper)

- [C164] Jhih-Rong Gao, Bei Yu, and David Z. Pan, "Accurate Lithography Hotspot Detection Based on PCA-SVM Classifier with Hierarchical Data Clustering," *SPIE Intl. Symp. Advanced Lithography -Design-Process-Technology Co-optimization for Manufacturability VIII*, San Jose, CA, Feb. 23-27, 2014
- [C165] Jhih-Rong Gao, Bei Yu, David Z. Pan, "Self-aligned Double Patterning Layout Decomposition with Complementary E-Beam Lithography," *Proceedings IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Singapore, Jan. 20-23, 2014
- [C166] Yilin Zhang, Salim Chowdhury, David Z. Pan, "BOB-Router: A New Buffering-Aware Global Router with Over-the-Block Routing Resources Optimization," *Proceedings IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Singapore, Jan. 20-23, 2014
- [C167] Subhendu Roy and David Z. Pan, "Reliability Aware Gate Sizing Combating NBTI and Oxide Breakdown," Proc. IEEE 27<sup>th</sup> International Conference on VLSI Design, Mumbai, India, Jan. 7-9, 2014
- [C168] Jiwoo Pak, Sung Kyu Lim and David Z. Pan, "Electromigration Study for Multi-scale Power/Ground Vias in TSV-based 3D ICs," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, San Jose, CA, November 18-21, 2013.
- [C169] Bei Yu, Xiaoqing Xu, Jhih-Rong Gao and David Z. Pan, "Methodology for Standard Cell Compliance and Detailed Placement for Triple Patterning Lithography," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, San Jose, CA, November 18-21, 2013. (William J. MacCalla Best Paper Award)
- [C170] Bei Yu, Yen-Hung Lin, Gerard Luk-Pat, Duo Ding, Kevin Lucas and David Z. Pan, "A High-Performance Triple Patterning Layout Decomposer with Balanced Density," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, San Jose, CA, November 18-21, 2013.
- [C171] Samuel I. Ward, Natarajan Viswanathan, Nancy Y. Zhou, Cliff C. N. Sze, Zhuo Li, Charles J. Alpert and David Z. Pan, "Clock Power Minimization using Structured Latch Templates and Decision Tree Induction," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, San Jose, CA, November 18-21, 2013
- [C172] Jhih-Rong Gao, Bei Yu, Duo Ding, and David Z. Pan, "Lithography Hotspot Detection and Mitigation in Nanometer VLSI," Proc. The IEEE 10<sup>th</sup> International Conference on ASIC (ASICON), Shenzhen, China, Oct. 28-31, 2013 (Invited Paper)
- [C173] Subhendu Roy, Mihir Choudhury, Ruchir Puri, and David Z. Pan, "Towards Optimal Performance-Area Trade-off in Adders by Synthesis of Parallel Prefix Structures," *ACM/IEEE Design Automation Conference (DAC),* Austin, TX, June 2-6, 2013.
- [C174] Yang Li and David Z. Pan, "An Accurate Semi-Analytical Framework for Full-Chip TSV-induced Stress Modeling," *ACM/IEEE Design Automation Conference (DAC),* Austin, TX, June 2-6, 2013.
- [C175] Bei Yu, Kun Yuan, Jhih-Rong Gao, and David Z. Pan, "E-BLOW: E-Beam Lithography Overlapping aware Stencil Planning for MCC System," ACM/IEEE Design Automation Conference (DAC), Austin, TX, June 2-6, 2013.
- [C176] Bei Yu, Jhih-Rong Gao, and David Z. Pan, "Triple-patterning Lithography (TPL) Layout Decomposition using End Cutting," *SPIE Intl. Symp. Advanced Lithography*, San Jose, CA, Feb. 24-28, 2013.
- [C177] Jhih-Rong Gao, Harshdeep Jawandha, Prasad Atkarc, Atul Walimbe, Bikram Baidya, and David Z. Pan, "Self-aligned Double Patterning Compliant Routing with In-design Physical Verification Flow," *SPIE Intl. Symp. Advanced Lithography*, San Jose, CA, Feb. 24-28, 2013.
- [C178] Jhih-Rong Gao, Bei Yu, Ru Huang, and David Z. Pan, "Self-aligned Double Patterning Friendly Configuration for Standard Cell Library Considering Placement," *SPIE Intl. Symp. Advanced Lithography*, San Jose, CA, Feb. 24-28, 2013.
- [C179] Bei Yu, Jhih-Rong Gao, and David Z. Pan, "L-Shape based Layout Fracturing for E-Beam Lithography," *Proceedings Asian and South Pacific Design Automation Conference (ASP-DAC)*, Yokohama, Japan, January 22- 25, 2013. (Best Paper Award Nomination)
- [C180] Bei Yu, Jhih-Rong Gao, Duo Ding, Yongchan Ban, Jae-seok Yang, Kun Yuan, Minsik Cho, and David Z. Pan, "Dealing with IC Manufacturability in Extreme Scaling," *Proceedings IEEE/ACM*

*International Conference on Computer-Aided Design (ICCAD)*, San Jose, CA, November 5-8, 2012. (**Embedded Tutorial Paper**)

- [C181] Jiwoo Pak, Sung Kyu Lim, and David Z. Pan, "Electromigration-aware Routing for 3D ICs with Stress-aware EM Modeling," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, San Jose, CA, November 5-8, 2012.
- [C182] Yen-Hung Lin, Bei Yu, David Z. Pan and Yih-Lang Li, "TRIAD: A Triple Patterning Lithography Aware Detailed Router," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, San Jose, CA, November 5-8, 2012.
- [C183] Yilin Zhang, Ashutosh Chakraborty, Salim Chowdhury, and David Z. Pan, "Reclaiming Over-the-IP-Block Routing Resources With Buffering-Aware Rectilinear Steiner Minimum Tree Construction," *Proceedings IEEE/ACM International Conference on Computer-Aided Design* (*ICCAD*), San Jose, CA, November 5-8, 2012.
- [C184] Samuel I. Ward, Duo Ding, and David Z. Pan, "PADE: A High-Performance Placer with Automatic Datapath Extraction and Evaluation through High Dimensional Data Learning," ACM/IEEE Design Automation Conference (DAC), pp. 756-761, San Francisco, CA, June 3-6, 2012. Available at: <u>http://dx.doi.org/10.1145/2228360.2228497</u>
- [C185] Moongon Jung, David Z. Pan, and Sung Kyu Lim, "Chip/Package Co-Analysis of Thermo-Mechanical Stress and Reliability in TSV-based 3D ICs," ACM/IEEE Design Automation Conference (DAC), pp. 317-326, San Francisco, CA, June 3-6, 2012. (Nominated for Best Paper Award) Available at: http://dx.doi.org/10.1145/2228360.2228419
- [C186] David Z. Pan, Jhih-Rong Gao, and Bei Yu, "VLSI CAD for Emerging Nanolithography," *IEEE VLSI Design, Automation and Test (VLSI-DAT)*, Hsinchu, Taiwan, April 2012. (Invited Paper)
- [C187] Samuel I. Ward, Myung-Chul Kim, Natarajan Viswanathan, Zhuo Li, Charles Alpert, Earl Swartzlander, and David Z. Pan, "Keep it Straight: Teaching Placement How to Better Handle Designs with Datapaths," *Proceedings ACM International Symposium on Physical Design (ISPD)*, pp. 79-86, Napa Valley, CA, March 25-28, 2012. (Best Paper Award Candidate) Available at: http://dx.doi.org/10.1145/2160916.2160935
- [C188] Jhih-Rong Gao and David Z. Pan, "Flexible Self-aligned Double Patterning Aware Detailed Routing with Prescribed Layout Planning," *Proceedings ACM International Symposium on Physical Design (ISPD)*, pp. 25-32, Napa Valley, CA, March 25-28, 2012. Available at: <u>http://dx.doi.org/10.1145/2160916.2160923</u>
- [C189] Kevin Lucas, Gerry Luk-Pat, Ben Painter, Chris Cork, Bei Yu, and David Z. Pan, "Implications of Triple Patterning for 14 nm Node Design and Patterning," SPIE Advanced Lithography Symposium Design for Manufacturability Conference, vol. 8327, pp. 832703, San Jose, CA, February 12-16, 2012. (Keynote Presentation and Invited Paper) Available at: <u>http://dx.doi.org/10.1117/12.920028</u>
- [C190] Vijay J. Reddi, David Z. Pan, Sani R. Nassif, and Keith A. Bowman, "Robust and Resilient Designs from the Bottom-Up: Technology, CAD, Circuit, and System Issues," *Proceedings Asian and South Pacific Design Automation Conference (ASP-DAC)*, pp. 7-16, Sydney, Australia, January 30-February 3, 2012. (Invited Paper) Available at: <u>http://dx.doi.org/10.1109/ASP-DAC.2012.6165064</u>
- [C191] David Z. Pan, Sung Kyu Lim, Krit Athikulwongse, Moongon Jung, Joydeep Mitra, Jiwoo Pak, Mohit Pathak, and Jae-seok Yang, "Design for Manufacturability and Reliability for TSV-based 3D ICs," Proceedings Asian and South Pacific Design Automation Conference (ASP-DAC), pp. 750-755, Sydney, Australia, January 30-February 3, 2012. (Invited Paper) Available at: http://dx.doi.org/10.1109/ASP-DAC.2012.6165055
- [C192] Duo Ding, Bei Yu, Joydeep Ghosh, and David Z. Pan, "EPIC: Efficient Prediction of IC Manufacturing Hotspots with a Unified Meta-Classification Formulation," *Proceedings Asian and South Pacific Design Automation Conference (ASP-DAC)*, pp. 263-270, Sydney, Australia, January 30-February 3, 2012. (Best Paper Award) Available at: <u>http://dx.doi.org/10.1109/ASP-DAC.2012.6164956</u>
- [C193] Duo Ding, Bei Yu, and David Z. Pan, "GLOW: A Global Router for Low-Power Thermal-reliable Interconnect Synthesis using Photonic Wavelength Multiplexing," *Proceedings Asian and South Pacific Design Automation Conference (ASP-DAC)*, pp. 621-626, Sydney, Australia, January 30-February 3, 2012. Available at: <u>http://dx.doi.org/10.1109/ASP-DAC.2012.6165031</u>

- [C194] Duo Ding and David Z. Pan, "Low-power Integration of On-chip Nanophotonic Interconnect for High-performance Optoelectrical IC," *Proceedings SPIE Optoelectronic Integrated Circuits XIV*, vol. 8267, pp. 82670Z, San Francisco, CA, January 25-26, 2012. (Invited Paper) Available at: http://dx.doi.org/10.1117/12.913886
- [C195] Ryan A. Integlia, Lianghong Yin, Duo Ding, David Z. Pan, Douglas M. Gill, and Wei Jiang, "Parallel-Coupled Dual Racetrack Silicon Micro-Resonators for Quadrature Amplitude Modulation," *Proceedings SPIE Silicon Photonics VII*, vol. 19, no. 16, pp. 14892-14902, San Francisco, CA, January 22-25, 2012. Available at: <u>http://dx.doi.org/10.1364/OE.19.014892</u>
- [C196] Bei Yu, Kun Yuan, Boyang Zhang, Duo Ding, and David Z. Pan, "Layout Decomposition for Triple Patterning Lithography," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 1-8, San Jose, CA, November 7-11, 2011. (Best Paper Award Candidate) Available at: <u>http://dx.doi.org/10.1109/ICCAD.2011.6105297</u>
- [C197] Yen-Hung Lin, Yong-Chan Ban, David Z. Pan, and Yih-Lang Li, "Doppler: DPL-Aware and OPC-Friendly Gridless Detailed Routing with Mask Density Balancing," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 283-289, San Jose, CA, November 7-11, 2011. Available at: <u>http://dx.doi.org/10.1109/ICCAD.2011.6105343</u>
- [C198] Moongon Jung, Xi Liu, Suresh Sitaraman, David Z. Pan, and Sung Kyu Lim, "Full-Chip Through-Silicon-Via Interfacial Crack Analysis and Optimization for 3D IC," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 563-570, San Jose, CA, November 7-11, 2011. Available at: <u>http://dx.doi.org/10.1109/ICCAD.2011.6105386</u>
- [C199] Mohit Pathak, Jiwoo Pak, David Z. Pan, and Sung Kyu Lim, "Electromigration Modeling and Full-Chip Reliability Analysis for BEOL Interconnect in TSV-based 3D ICs," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 555-562, San Jose, CA, November 7-11, 2011. Available at: <u>http://dx.doi.org/10.1109/ICCAD.2011.6105385</u>
- [C200] Wooyoung Jang, Ou He, Jae-Seok Yang, and David Z. Pan, "Chemical-Mechanical Polishing Aware Application-Specific 3D NoC Design," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 207-212, San Jose, CA, November 7-11, 2011. Available at: <u>http://dx.doi.org/10.1109/ICCAD.2011.6105327</u>
- [C201] Duo Ding, Jhih-Rong Gao, Kun Yuan, and David Z. Pan, "AENEID: A Generic Lithography-Friendly Detailed Router Based on Post RET Data Learning and Hotspot Prediction," ACM/IEEE Design Automation Conference (DAC), pp. 795-800, San Diego, CA, June 5-9, 2011. Available at: <u>http://dx.doi.org/10.1145/2024724.2024902</u>
- [C202] Moongon Jung, Joydeep Mitra, David Z. Pan, and Sung Kyu Lim, "TSV Stress-Aware Full-Chip Mechanical Reliability Analysis and Optimization for 3D IC," ACMIEEE Design Automation Conference (DAC), pp. 188-193, San Diego, CA, June 5-9, 2011. (Best Paper Award Candidate) Available at: <u>http://dx.doi.org/10.1145/2024724.2024767</u>
- [C203] Yongchan Ban, Kevin Lucas, and David Z. Pan, "Flexible 2D Layout Decomposition Framework for Spacer-Type Double Pattering Lithography," ACM/IEEE Design Automation Conference (DAC), pp. 789-794, San Diego, CA, June 5-9, 2011. Available at: <u>http://dx.doi.org/10.1145/2024724.2024901</u>
- [C204] Jiwoo Pak, Mohit Pathak, Sung Kyu Lim, and David Z. Pan, "Modeling of Electromigration in Through-Silicon-Via Based 3D IC," IEEE Electronic Components and Technology Conference (ECTC), pp. 1420-1427, Lake Buena Vista, FL, May 31-June 3, 2011. Available at: http://dx.doi.org/10.1109/ECTC.2011.5898698
- [C205] Joydeep Mitra, Moongon Jung, Suk-Kyu Ryu, Rui Huang, Sung Kyu Lim, and David Z. Pan, "A Fast Simulation Framework for Full-Chip Thermo-Mechanical Stress and Reliability Analysis of Through-Silicon-Via Based 3D ICs," *IEEE Electronic Components and Technology Conference* (*ECTC*), pp. 746-753, Lake Buena Vista, FL, May 31-June 3, 2011. Available at: <u>http://dx.doi.org/10.1109/ECTC.2011.5898596</u>
- [C206] Kun Yuan and David Z. Pan, "E-Beam Lithography Stencil Planning and Optimization with Overlapped Characters," ACM International Symposium on Physical Design (ISPD), pp. 151-158, Santa Barbara, CA, March 27-30, 2011. (Best Paper Award) Available at: <u>http://dx.doi.org/10.1145/1960397.1960433</u>
- [C207] Yongchan Ban, David Z. Pan, Alex Miloslavsky, Kevin Lucas, Soo-Han Choi, and Chul-Hong Park, "Layout Decomposition of Self-Aligned Double Patterning for 2D Random Logic Patterning,"

*International Symposium SPIE Advanced Lithography*, vol. 7974, pp. 79740L, San Jose, CA, February 28-March 2, 2011. Available at: <u>http://dx.doi.org/10.1117/12.879500</u>

- [C208] Chul-Hong Park, David Z. Pan, and Kevin Lucas, "Exploration of VLSI CAD Researches for Early Design Rule Evaluation," Asian and South Pacific Design Automation Conference (ASP-DAC), pp. 405-406, Yokohama, Japan, January 25-28, 2011. (Invited Paper) Available at: http://dx.doi.org/10.1109/ASP-DAC.2011.5722223
- [C209] Duo Ding, Andres J. Torres, Fedor G. Pikus, and David Z. Pan, "High Performance Lithographic Hotspot Detection using Hierarchically Refined Machine Learning," Asian and South Pacific Design Automation Conference (ASP-DAC), pp. 775-780, Yokohama, Japan, January 25-28, 2011. Available at: <u>http://dx.doi.org/10.1109/ASP-DAC.2011.5722294</u>
- [C210] Jae-Seok Yang, Jiwoo Pak, Xin Zhao, Sung Kyu Lim, and David Z. Pan, "Robust Clock Tree Synthesis with Timing Yield Optimization for 3D-ICs," Asian and South Pacific Design Automation Conference (ASP-DAC), pp. 621-626, Yokohama, Japan, January 25-28, 2011. Available at: <u>http://dx.doi.org/10.1109/ASP-DAC.2011.5722264</u>
- [C211] Shashikanth Bobba, Ashutosh Chakraborty, Olivier Thomas, Perrine Batude, Thomas Ernst, Olivier Faynot, David Z. Pan, and Giovanni De Micheli, "CELONCEL: Effective Design Technique for 3-D Monolithic Integration Targeting High Performance Integrated Circuits," *Asian and South Pacific Design Automation Conference (ASP-DAC)*, pp. 336-343, Yokohama, Japan, January 25-28, 2011. Available at: <u>http://dx.doi.org/10.1109/ASP-DAC.2011.5722210</u>
- [C212] Ashutosh Chakraborty and David Z. Pan, "Controlling NBTI Degradation during Static Burn-in Testing," Asian and South Pacific Design Automation Conference (ASP-DAC), pp. 597-602, Yokohama, Japan, January 25-28, 2011. Available at: <u>http://dx.doi.org/10.1109/ASP-DAC.2011.5722259</u>
- [C213] Krit Athikulwongse, Ashutosh Chakraborty, Jae-Seok Yang, David Z. Pan, and Sung Kyu Lim, "Stress-Driven 3D-IC Placement with TSV Keep-Out Zone and Regularity Study," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 669-674, San Jose, CA, November 7-11, 2010. Available at: <u>http://dx.doi.org/10.1109/ICCAD.2010.5654245</u>
- [C214] Minsik Cho, David Z. Pan, and Ruchir Puri, "Novel Binary Linear Programming for High Performance Clock Mesh Synthesis," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 438-443, San Jose, CA, November 7-11, 2010. Available at: <u>http://dx.doi.org/10.1109/ICCAD.2010.5653737</u>
- [C215] Kun Yuan and David Z. Pan, "WISDOM: Wire Spreading Enhanced Decomposition of Masks in Double Patterning Lithography," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 32-38, San Jose, CA, November 7-11, 2010. Available at: http://dx.doi.org/10.1109/ICCAD.2010.5654070
- [C216] Ashutosh Chakraborty and David Z. Pan, "PASAP: Power Aware Structured ASIC Placement," International Symposium on Low Power Electronics Design (ISLPED), pp. 395-400, Austin, TX, August 18-20, 2010. Available at: <u>http://dx.doi.org/10.1145/1840845.1840933</u>
- [C217] Wooyoung Jang and David Z. Pan, "Voltage and Frequency Island Optimizations for Many-Core/Networks-on-Chip Designs," *The First International Conference on Green Circuits and Systems (ICGCS)*, pp. 217-220, Shanghai, China, June 21-23, 2010. (Invited Paper) Available at: <u>http://dx.doi.org/10.1109/ICGCS.2010.5543066</u>
- [C218] David Z. Pan, Jae-Seok Yang, Kun Yuan, and Minsik Cho, "CAD for Double Patterning Lithography," *IEEE International Conference on IC Design and Technology (ICICDT)*, pp. 122-125, Grenoble, France, June 2-4, 2010. (Invited Paper) Available at: http://dx.doi.org/10.1109/ICICDT.2010.5510279
- [C219] Wooyoung Jang and David Z. Pan, "Application-Aware NoC Design for Efficient SDRAM Access," ACM/IEEE Design Automation Conference (DAC), pp. 453-456, Anaheim, CA, June 13-18, 2010. Available at: <u>http://dx.doi.org/10.1145/1837274.1837387</u>
- [C220] Yongchan Ban and David Z. Pan, "Compact Modeling and Robust Layout Optimization for Contacts in Deep Sub-Wavelength Lithography," ACM/IEEE Design Automation Conference (DAC), pp. 408-411, Anaheim, CA, June 13-18, 2010. Available at: <u>http://dx.doi.org/10.1145/1837274.1837375</u>
- [C221] Jae-Seok Yang, Krit Athikulwongse, Young-Joon Lee, Sung Kyu Lim, and David Z. Pan, "TSV Stress Aware Timing Analysis with Applications to 3D-IC Layout Optimization," *ACM/IEEE Design*

*Automation Conference (DAC)*, pp. 803-806, Anaheim, CA, June 13-18, 2010. Available at: <u>http://dx.doi.org/10.1145/1837274.1837476</u>

- [C222] Anurag Kumar, Minsik Cho, and David Z. Pan, "DNA Microarray Placement for Improved Performance and Reliability," *International Symposium on VLSI Design Automation and Test* (VLSI-DAT), pp. 275-278, Hsinchu, Taiwan, April 26-28, 2010. Available at: http://dx.doi.org/10.1109/VDAT.2010.5496742
- [C223] Yongchan Ban, Savithri Sundareswaran, and David Z. Pan, "Total Sensitivity Based DFM Optimization of Standard Library Cells," *International Symposium on Physical Design (ISPD)*, pp. 113-120, San Francisco, CA, March 14-17, 2010. Available at: <u>http://dx.doi.org/10.1145/1735023.1735053</u>
- [C224] Ashutosh Chakraborty and David Z. Pan, "Skew Management of NBTI Impacted Gated Clock Trees," International Symposium on Physical Design (ISPD), pp. 127-133, San Francisco, CA, March 14-17, 2010. (Nominated for Best Paper Award) Available at: http://dx.doi.org/10.1145/1735023.1735056
- [C225] Yongchan Ban, David Z. Pan, Yuansheng Ma, Harry J. Levinson, Yunfei Deng, and Jongwook Kye, "Modeling and Characterization of Contact Edge Roughness for Minimizing Design and Manufacturing Variations in 32-nm Node Standard Cell," *International Symposium SPIE Advanced Lithography*, vol. 7641, pp. 746410D, San Jose, CA, February 2010. Available at: <u>http://dx.doi.org/10.1117/12.846654</u>
- [C226] Wooyoung Jang and David Z. Pan, "A3MAP: Architecture-Aware Analytic Mapping for Networkson-Chip," Asian and South Pacific Design Automation Conference (ASP-DAC), pp. 523-528, Taipei, Taiwan, January 18-21, 2010. Available at: <u>http://dx.doi.org/10.1109/ASP-DAC.2010.5419827</u>
- [C227] Jae-Seok Yang, Katrina Lu, Minsik Cho, Kun Yuan, and David Z. Pan, "A New Graph-Theoretic, Multi-Objective Layout Decomposition Framework for Double Patterning Lithography," Asian and South Pacific Design Automation Conference (ASP-DAC), pp. 637-644, Taipei, Taiwan, January 18-21, 2010. (Best Paper Award) (IBM Research Pat Goldberg Memorial Best Paper Award for 2010 in Computer Science, Electrical Engineering and Math) Available at: http://dx.doi.org/10.1109/ASP-DAC.2010.5419807
- [C228] David Z. Pan, Jae-seok Yang, Kun Yuan, Minsik Cho, and Yongchan Ban, "Layout Optimizations for Double Patterning Lithography," *IEEE 8th International Conference on ASIC (ASICON)*, pp. 726-729, Changsha, China, October 20-23, 2009. (Invited Paper) Available at: <u>http://dx.doi.org/10.1109/ASICON.2009.5351308</u>
- [C229] Wooyoung Jang and David Z. Pan, "An SDRAM-Aware Router for Networks-on-Chip," ACM/IEEE Design Automation Conference (DAC), pp. 800-805, San Francisco, CA, July 26-31, 2009. Available at: <u>http://dx.doi.org/10.1145/1629911.1630117</u>
- [C230] Ashutosh Chakraborty, Anurag Kumar, and David Z. Pan, "RegPlace: A High Quality Open-Source Placement Framework for Structured ASICs," ACM/IEEE Design Automation Conference (DAC), pp. 442-447, San Francisco, CA, July 26-31, 2009. Available at: <u>http://dx.doi.org/10.1145/1629911.1630029</u>
- [C231] Kun Yuan, Katrina Lu, and David Z. Pan, "Double Patterning Lithography Friendly Detailed Routing with Redundant Via Consideration," ACM/IEEE Design Automation Conference (DAC), pp. 63-66, San Francisco, CA, July 26-31, 2009. Available at: http://dx.doi.org/10.1145/1629911.1629930
- [C232] Duo Ding, Yilin Zhang, Haiyu Huang, Ray T. Chen, and David Z. Pan, "O-Router: An Optical Routing Framework for Low Power On-Chip Silicon Nano-Photonic Integration," ACM/IEEE Design Automation Conference (DAC), pp. 264-269, San Francisco, CA, July 26-31, 2009. Available at: <u>http://dx.doi.org/10.1145/1629911.1629983</u>
- [C233] Duo Ding and David Z. Pan, "OIL: A Nano-Photonics Optical Interconnect Library for a New Photonic Networks-on-Chip Architecture," *International Workshop on System Level Interconnect Prediction (SLIP)*, pp. 11-18, San Francisco, CA, July 26-27, 2009. Available at: <u>http://dx.doi.org/10.1145/1572471.1572475</u>
- [C234] Katrina Lu and David Z. Pan, "Reliability-Aware Global Routing under Thermal Considerations," Asia Symposium on Quality Electronic Design (ASQED), pp. 313-318, Kuala Lumpur, Malaysia, July 15-16, 2009. Available at: <u>http://dx.doi.org/10.1109/ASQED.2009.5206246</u>

- [C235] Duo Ding, Xiang Wu, Joydeep Ghosh, and David Z. Pan, "Machine Learning Based Lithographic Hotspot Detection with Critical-Feature Extraction and Classification," *IEEE International Conference on IC Design and Technology (ICICDT)*, pp. 219-222, Austin, TX, May 18-20, 2009. (Best Student Paper Award) Available at: <u>http://dx.doi.org/10.1109/ICICDT.2009.5166300</u>
- [C236] Ashutosh Chakraborty, Gokul Ganesan, Anand Rajaram, and David Z. Pan, "Analysis and Optimization of NBTI Induced Clock Skew in Gated Clock Trees," *Design, Automation & Test in Europe (DATE)*, pp. 296-299, Nice, France, April 20-24, 2009. (Best Paper Award in the IP category) Available at: http://dl.acm.org/citation.cfm?id=1874620.1874690
- [C237] Kun Yuan, Jae-Seok Yang, and David Z. Pan, "Double Patterning Layout Decomposition for Simultaneous Conflict and Stitch Minimization," ACM International Symposium on Physical Design (ISPD), pp. 107-114, San Diego, CA, March 28-April 1, 2009. Available at: http://dx.doi.org/10.1145/1514932.1514958
- [C238] Ashutosh Chakraborty and David Z. Pan, "On Stress Aware Active Area Sizing, Gate Sizing, and Repeater Insertion," *International Symposium on Physical Design (ISPD)*, pp. 35-42, San Diego, CA, March 29-April 1, 2009. Available at: <u>http://dx.doi.org/10.1145/1514932.1514941</u>
- [C239] Yong-Chan Ban, David Z. Pan, Savithri Sundareswaran, and Rajendran Panda, "Electrical Impact of Line-Edge Roughness on Sub-45nm Node Standard Cell," *International Symposium SPIE Advanced Lithography*, vol. 7275, pp. 727518, San Jose, CA, February 22-27, 2009. Available at: <u>http://dx.doi.org/10.1117/12.814355</u>
- [C240] Jae-Seok Yang and David Z. Pan, "Overlay Aware Interconnect and Timing Variation Modeling for Double Patterning Technology," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 488-493, San Jose, CA, November 10-13, 2008. Available at: <u>http://dx.doi.org/10.1109/ICCAD.2008.4681619</u>
- [C241] Wooyoung Jang, Duo Ding, and David Z. Pan, "A Voltage-Frequency Island Aware Energy Optimization Framework For Networks-on-Chip," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 264-269, San Jose, CA, November 10-13, 2008. Available at: <u>http://dx.doi.org/10.1109/ICCAD.2008.4681584</u>
- [C242] Tao Luo, David A. Papa, Zhuo Li, C. N. Sze, Charles J. Alpert, and David Z. Pan, "Pyramids: An Efficient Computational Geometry-Based Approach for Timing-driven Placement," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 204-211, San Jose, CA, November 10-13, 2008. (Best Paper Award Candidate) Available at: <u>http://dx.doi.org/10.1109/ICCAD.2008.4681575</u>
- [C243] Minsik Cho, Yongchan Ban, and David Z. Pan, "Double Patterning Technology Friendly Detailed Routing," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 506-511, San Jose, CA, November 10-13, 2008. Available at: <u>http://dx.doi.org/10.1109/ICCAD.2008.4681622</u>
- [C244] Peng Yu, Xi Chen, David Z. Pan, and Andrew Ellington, "Synthetic Biology Design and Analysis: a Case Study of Frequency Entrained Biological Clock," *IEEE International Conference on Bioinformatics and Biomedicine (BIBM'08)*, pp. 329-334, Philadelphia, PA, November 3-5, 2008. Available at: <u>http://dx.doi.org/10.1109/BIBM.2008.77</u>
- [C245] David Z. Pan, Minsik Cho, Kun Yuan, and Yongchan Ban, "Lithography Friendly Routing: From Construct-by-Correction to Correct-by-Construction," 9th International Conference on Solid-State and Integrated Circuit Technology (ICSICT), pp. 2232-2235, Beijing, China, October 20-23, 2008. (Invited Paper) Available at: <u>http://dx.doi.org/10.1109/ICSICT.2008.4735031</u>
- [C246] Shanhu Shen, Peng Yu, and David Z. Pan, "Enhanced DCT2-Based Inverse Mask Synthesis with Initial SRAF Insertion," the 28th Annual SPIE/BACUS Photomask Symposium, vol. 7122, pp. 712241, Monterey, CA, October 6-10, 2008. Available at: http://dx.doi.org/10.1117/12.801409
- [C247] Anand Rajaram and David Z. Pan, "Robust Chip-Level Clock Tree Synthesis for SOC Designs," *ACM/IEEE Design Automation Conference (DAC)*, pp. 720-723, Anaheim, CA, June 8-13, 2008. Available at: <u>http://dx.doi.org/10.1145/1391469.1391654</u>
- [C248] Tung-Chieh Chen, Ashutosh Chakraborty, and David Z. Pan, "An Integrated Nonlinear Placement Framework with Congestion and Porosity Aware Buffer Planning," ACM/IEEE Design Automation Conference (DAC), pp. 702-707, Anaheim, CA, June 8-13, 2008. Available at: <u>http://dx.doi.org/10.1145/1391469.1391651</u>

- [C249] Minsik Cho, Kun Yuan, Yongchan Ban, and David Z. Pan, "ELIAD: Efficient Lithography Aware Detailed Router with Compact Printability Prediction," *ACM/IEEE Design Automation Conference* (*DAC*), pp. 504-509, Anaheim, CA, June 8-13, 2008. Available at: http://dx.doi.org/10.1145/1391469.1391598
- [C250] Tung-Chieh Chen, Minsik Cho, David Z. Pan, and Yao-Wen Chang, "Metal-Density Driven Placement for CMP Variation and Routability," *International Symposium on Physical Design* (*ISPD*), pp. 31-38, Portland, OR, April 13-16, 2008. Available at: <u>http://dx.doi.org/10.1145/1353629.1353638</u>
- [C251] Minsik Cho and David Z. Pan, "A High-Performance Droplet Router for Digital Microfluidic Biochips," *International Symposium on Physical Design (ISPD)*, pp. 200-206, Portland OR, April 13-16, 2008. (Covered by EE Times on April 22, 2008 in the report "Labs-on-chip design automation takes cue from EDA") Available at: <u>http://dx.doi.org/10.1145/1353629.1353672</u>
- [C252] S. X. Shi, A. Ramalingam, Daifeng Wang, and David. Z. Pan, "Latch Modeling for Statistical Timing Analysis," *Design, Automation & Test in Europe, DATE '08*, pp. 1136-1141, Munich, Germany, March 10-14, 2008. Available at: <u>http://dx.doi.org/10.1109/DATE.2008.4484831</u>
- [C253] Ashutosh Chakraborty, S. X Shi, and David Z. Pan, "Layout Level Timing Optimization by Leveraging Active Area Dependent Mobility of Strained-Silicon Devices," *Design, Automation & Test in Europe, DATE '08*, pp. 849-855, Munich, Germany, March 10-14, 2008. Available at: <u>http://dx.doi.org/10.1109/DATE.2008.4484780</u>
- [C254] David Z. Pan and Minsik Cho, "Synergistic Physical Synthesis for Manufacturability and Variability in 45nm Designs and Beyond," Asian and South Pacific Design Automation Conference (ASP-DAC), pp. 220-225, Seoul, South Korea, Jan. 21-24, 2008. (Invited Paper) Available at: http://dx.doi.org/10.1109/ASP-DAC.2008.4483945
- [C255] Tao Luo and David Z. Pan, "DPlace2.0: A Stable and Efficient Analytical Placement Based on Diffusion," Asian and South Pacific Design Automation Conference (ASP-DAC), pp. 346-351, Seoul, South Korea, Jan. 21-24, 2008. Available at: <u>http://dx.doi.org/10.1109/ASP-DAC.2008.4483972</u>
- [C256] Tao Luo, David Newmark, and David Z. Pan, "Total Power Optimization Combining Placement, Sizing and Multi-Vt Through Slack Distribution Management," Asian and South Pacific Design Automation Conference (ASP-DAC), pp. 352-357, Seoul, South Korea, Jan. 21-24, 2008. Available at: <u>http://dx.doi.org/10.1109/ASP-DAC.2008.4483973</u>
- [C257] Anand Rajaram and David Z. Pan, "MeshWorks: An Efficient Framework for Planning, Synthesis and Optimization of Clock Mesh Networks," Asian and South Pacific Design Automation Conference (ASP-DAC), pp. 250-257, Seoul, South Korea, Jan. 21-24, 2008. (Best Paper Award Candidate) Available at: <u>http://dx.doi.org/10.1109/ASP-DAC.2008.4483951</u>
- [C258] Peng Yu and David Z. Pan, "TIP-OPC: A New Topological Invariant Paradigm for Pixel Based Optical Proximity Correction," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 847-853, San Jose, CA, November 4-8, 2007. Available at: <u>http://dx.doi.org/10.1109/ICCAD.2007.4397370</u>
- [C259] Peng Yu and David Z. Pan, "A Novel Intensity Based Optical Proximity Correction Algorithm with Speedup in Lithography Simulation," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 854-859, San Jose, CA, November 4-8, 2007. Available at: <u>http://dx.doi.org/10.1109/ICCAD.2007.4397371</u>
- [C260] Minsik Cho, K. Lu, Kun Yuan, and David Z. Pan, "BoxRouter 2.0: Architecture and Implementation of a Hybrid and Robust Global Router," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 503-508, San Jose, CA, November 4-8, 2007. Available at: <u>http://dx.doi.org/10.1109/ICCAD.2007.4397314</u>
- [C261] Anand Ramalingam, Ashish Kumar Singh, Sani R. Nassif, Michael Orshansky, and David Z. Pan, "Accurate Waveform Modeling using Singular Value Decomposition with Applications to Timing Analysis," ACM/IEEE Design Automation Conference (DAC), pp. 148-153, San Diego, CA, June 4-8, 2007. Available at: <u>http://dx.doi.org/10.1145/1278480.1278517</u>
- [C262] Minsik Cho, Hua Xiang, Ruchir Puri, and David Z. Pan, "TROY: Track Router with Yield-Driven Wire Planning," ACM/IEEE Design Automation Conference (DAC), pp. 55-58, San Diego, CA, June 4-8, 2007. Available at: <u>http://dx.doi.org/10.1145/1278480.1278495</u>
- [C263] Anand Ramalingam, Giri V. Devarayanadurg, and David Z. Pan, "Accurate Power Grid Analysis with Behavioral Transistor Network Modeling," *ACM International Symposium on Physical Design*

*(ISPD)*, pp. 43-50, Austin, TX, March 18-21, 2007. Available at: <u>http://dx.doi.org/10.1145/1231996.1232007</u>

- [C264] Gi-Joon Nam, Mehmet Can Yildiz, David Z. Pan, and Patrick H. Madden, "ISPD Placement Contest Updates and ISPD 2007 Global Routing Contest," ACM International Symposium on Physical Design (ISPD), p. 167, Austin, TX, March 18-21, 2007. (Invited). Available at: http://dx.doi.org/10.1145/1231996.1232029
- [C265] Joon-Sung Yang, A. Rajaram, N. Shi, J. Chen, and David Z. Pan, "Sensitivity Based Link Insertion for Variation Tolerant Clock Network Synthesis," *International Symposium on Quality Electronic Design (ISQED)*, pp. 398-403, San Jose, CA, March 26-28, 2007. Available at: <u>http://dx.doi.org/10.1109/ISQED.2007.142</u>
- [C266] Peng Yu and David Z. Pan, "Fast Predictive Post-OPC Contact/Via Printability Metric and Validation," *Proceedings of SPIE Optical Microlithography XX*, vol. 6520, pp. 652045, March 9, 2007. Available at: <u>http://link.aip.org/link/doi/10.1117/12.717194</u>
- [C267] Haoxing Ren, David Z. Pan, C. J. Alpert, Gi-Joon Nam, and P. Villarrubia, "Hippocrates: First-Do-No-Harm Detailed Placement," Asian and South Pacific Design Automation Conference (ASP-DAC), pp. 141-146, Yokohama, Japan, January 23-26, 2007. Available at: http://dx.doi.org/10.1109/ASP-DAC.2007.357976
- [C268] Minsik Cho, David Z. Pan, Hua Xiang, and R. Puri, "Wire Density Driven Global Routing for CMP Variation and Timing," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 487-492, San Jose, CA, November 5-9, 2006. Available at: http://dx.doi.org/10.1109/ICCAD.2006.320162
- [C269] S. X. Shi, Peng Yu, and David Z. Pan, "A Unified Non-Rectangular Device and Circuit Simulation Model for Timing and Power," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 423-428, San Jose, CA, November 5-9, 2006. Available at: <u>http://dx.doi.org/10.1109/ICCAD.2006.320151</u>
- [C270] A. Ramalingam, A. K. Singh, S. R. Nassif, Gi-Joon Nam, Michael Orshansky, and David Z. Pan, "An Accurate Sparse Matrix Based Framework for Statistical Static Timing Analysis," *Proceedings IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, pp. 231-236, San Jose, CA, November 5-9, 2006. Available at: <u>http://dx.doi.org/10.1109/ICCAD.2006.320141</u>
- [C271] A. Dutta and David Z. Pan, "Partial Functional Manipulation Based Wirelength Minimization," IEEE International Conference on Computer Design (ICCD), pp. 344-349, San Jose, CA, October 1-4, 2006. Available at: <u>http://dx.doi.org/10.1109/ICCD.2006.4380839</u>
- [C272] Peng Yu, S. X. Shi, and David Z. Pan, "Process Variation Aware OPC with Variational Lithography Modeling," ACM/IEEE Design Automation Conference (DAC), pp. 785-790, San Francisco, CA, July 24-28, 2006. Available at: <u>http://dx.doi.org/10.1109/DAC.2006.229324</u>
- [C273] Minsik Cho and David Z. Pan, "BoxRouter: A New Global Router Based on Box Expansion and Progressive ILP," ACM/IEEE Design Automation Conference (DAC), pp. 373-378, San Francisco, CA, July 24-28, 2006. (Best Paper Award Candidate, 12 out of 865 submissions) Available at: http://dx.doi.org/10.1109/DAC.2006.229299
- [C274] Tao Luo, D. Newmark, and David Z. Pan, "A New LP Based Incremental Timing Driven Placement for High Performance Designs," ACM/IEEE Design Automation Conference (DAC), pp. 1115-1120, San Francisco, CA, July 24-28, 2006. Available at: http://dx.doi.org/10.1109/DAC.2006.229407
- [C275] Minsik Cho and David Z. Pan, "PEAKASO: Peak-Temperature Aware Scan-Vector Optimization," VLSI Test Symposium (VTS), Berkeley, CA, April 30-May 4, 2006. Available at: <u>http://dx.doi.org/10.1109/VTS.2006.56</u>
- [C276] Anand Rajaram and David Z. Pan, "Variation Tolerant Buffered Clock Network Synthesis with Cross Links," ACM International Symposium on Physical Design (ISPD), pp. 157-164, San Jose, CA, April 9-12, 2006. (Covered by EE Times on April 17, 2006 in the report "Paths to better timing analysis" by Richard Goering) Available at: http://dx.doi.org/10.1145/1123008.1123038
- [C277] A. Havlir and David Z. Pan, "Simultaneous Statistical Delay and Slew Optimization for Interconnect Pipelines," *International Symposium on Quality Electronic Design (ISQED)*, pp. 172-178, San Jose, CA, March 27-29, 2006. Available at: <u>http://dx.doi.org/10.1109/ISQED.2006.118</u>
- [C278] A. Ramalingam, F. Liu, S. R. Nassif, and David Z. Pan, "Accurate Thermal Analysis Considering Nonlinear Thermal Conductivity," *International Symposium on Quality Electronic Design (ISQED)*,

pp. 643-649, San Jose, CA, March 27-29, 2006. Available at: http://dx.doi.org/10.1109/ISQED.2006.20

- [C279] A. Rajaram and David Z. Pan, "Fast Incremental Link Insertion in Clock Networks for Skew Variability Reduction," *International Symposium on Quality Electronic Design (ISQED)*, pp. 78-84, San Jose, CA, March 27-29, 2006. Available at: <u>http://dx.doi.org/10.1109/ISQED.2006.66</u>
- [C280] Peng Yu, David Z. Pan, and Chris A. Mack, "Fast Lithography Simulation under Focus Variations for OPC and Layout Optimizations," SPIE Design and Process Integration for Microelectronic Manufacturing IV, vol. 6156, pp. 397-406, February 2006. Available at: <u>http://dx.doi.org/10.1117/12.658110</u>
- [C281] S. X. Shi and David Z. Pan, "Wire Sizing with Scattering Effect for Nanoscale Interconnection," Asian and South Pacific Design Automation Conference (ASP-DAC), pp. 503-508, Yokohama, Japan, January 24-27, 2006. Available at: <u>http://dx.doi.org/10.1109/ASP-DAC.2006.1594735</u>
- [C282] A. Ramalingam, S. V. Kodakar, A. Devgan, and David Z. Pan, "Robust Analytical Gate Delay Modeling for Low Voltage Circuits," *Asian and South Pacific Design Automation Conference* (ASP-DAC), pp. 61-66, Yokohama, Japan, January 24-27, 2006. Available at: http://dx.doi.org/10.1109/ASP-DAC.2006.1594646
- [C283] Minsik Cho, Hongjoong Shin, and David Z. Pan, "Fast Substrate Noise-Aware Floorplanning with Preference Directed Graph for Mixed-Signal SOCs," Asian and South Pacific Design Automation Conference (ASP-DAC), pp. 765-770, Yokohama, Japan, January 24-27, 2006. (Best Paper Award Candidate, 8 out of 424 submissions) Available at: <u>http://dx.doi.org/10.1109/ASP-DAC.2006.1594778</u>
- [C284] T. Luo, H. Ren, C. Alpert, and David Z. Pan, "Computational Geometry Based Placement Migration," *Proceedings ACM/IEEE International Conference on Computer-Aided Design* (*ICCAD*), pp. 41-47, San Jose, CA, November 6-10, 2005. Available at: <u>http://dx.doi.org/10.1109/ICCAD.2005.1560038</u>
- [C285] Minsik Cho, S. Ahmed, and David Z. Pan, "TACO: Temperature Aware Clock-tree Optimization," Proceedings ACM/IEEE International Conference on Computer-Aided Design (ICCAD), pp. 582-587, San Jose, CA, November 6-10, 2005. (Covered by EE Times on June 19, 2006 in the report "Chip designers feel the heat" by Richard Goering) Available at: http://dx.doi.org/10.1109/ICCAD.2005.1560133
- [C286] David Z. Pan, "Lithography Aware Physical Design," 6th International Conference on ASIC (ASICON), pp. 1172-1173, Shanghai, China, October 24-27, 2005. (Invited Paper) Available at: http://dx.doi.org/10.1109/ICASIC.2005.1611242
- [C287] J. Mitra, Peng Yu, and David Z. Pan, "RADAR: RET-Aware Detailed Routing Using Fast Lithography Simulations," ACM/IEEE Design Automation Conference (DAC), pp. 369-372, Anaheim, CA, June 13-17, 2005. Available at: <u>http://dx.doi.org/10.1109/DAC.2005.193836</u>
- [C288] Haoxing Ren, David Z. Pan, C. Alpert, and P. Villarrubia, "Diffusion-Based Placement Migration," Proceedings 42nd ACM/IEEE Design Automation Conference (DAC), pp. 515-520, Anaheim, CA, June 13-17, 2005. Available at: <u>http://dx.doi.org/10.1109/DAC.2005.193863</u>
- [C289] Anand Rajaram, David Z. Pan, and Jiang Hu, "Improved Algorithms for Link-Based Non-Tree Clock Networks for Skew Variability Reduction," *Proceedings International Symposium on Physical Design (ISPD)*, pp. 55-62, San Francisco, CA, April 3-6, 2005. Available at: <u>http://dx.doi.org/10.1145/1055137.1055150</u>
- [C290] David Z. Pan and M. D. F. Wong, "Manufacturability-Aware Physical Layout Optimizations," International Conference on IC Design and Technology (ICICDT), pp. 149-153, Austin, TX, May 9-11, 2005. Available at: <u>http://dx.doi.org/10.1109/ICICDT.2005.1502616</u>
- [C291] A. Ramalingam, Bin Zhang, David Z. Pan, and A. Devgan, "Sleep Transistor Sizing Using Timing Criticality and Temporal Currents," Asia South Pacific Design Automation Conference (ASP-DAC), vol. 2, pp. 1094-1097, Shanghai, China, January 18-21, 2005. Available at: <u>http://dx.doi.org/10.1109/ASP-DAC.2005.1466531</u>
- [C292] Gang Xu, Ruiqi Tian, David Z. Pan, and M.D.F. Wong, "CMP Aware Shuttle Mask Floorplanning," Asia South Pacific Design Automation Conference (ASP-DAC), vol. 2, pp. 1111-1114, Shanghai, China, January 18-21, 2005. Available at: <u>http://dx.doi.org/10.1109/ASP-DAC.2005.1466535</u>
- [C293] Gang Xu, Li-Da Huang, David Z. Pan, and M.D.F. Wong, "Redundant-Via Enhanced Maze Routing for Yield Improvement," *Asia South Pacific Design Automation Conference (ASP-DAC)*,

vol. 2, pp. 1148-1151, Shanghai, China, January 18-21, 2005. Available at: <a href="http://dx.doi.org/10.1109/ASP-DAC.2005.1466544">http://dx.doi.org/10.1109/ASP-DAC.2005.1466544</a>

- [C294] Haoxing Ren, David Z. Pan, and P. G. Villarrubia, "True Crosstalk Aware Incremental Placement with Noise Map," *Proceedings ACM/IEEE International Conference on Computer-Aided Design* (*ICCAD*), pp. 402-409, San Jose, CA, November 7-11, 2004. Available at: http://dx.doi.org/10.1109/ICCAD.2004.1382608
- [C295] Gang Xu, R. Tian, David Z. Pan, and Martin D. Wong, "A Multi-Objective Floorplanner for Shuttle Mask Optimization," *Proceedings SPIE International Symposium on Photomask Technology*, vol. 5567, pp. 340-350, Monterey, CA, September 24, 2004. Available at: <u>http://link.aip.org/link/doi/10.1117/12.569345</u>
- [C296] Haoxing Ren, David Z. Pan, and David S. Kung, "Sensitivity Guided Net Weighting for Placement Driven Synthesis," *Proceedings International Symposium on Physical Design (ISPD)*, pp. 10-17, Phoenix, AZ, April 18-21, 2004. Available at: <u>http://dx.doi.org/10.1145/981066.981070</u>
- [C297] R. Puri, L. Stok, J. Cohn, D. Kung, David Z. Pan, D. Sylvester, A. Srivastava, and S. Kulkarni, "Pushing ASIC Performance in a Power Envelope," *Proceedings 40th ACM/IEEE Design Automation Conference (DAC)*, pp. 788-793, Anaheim, CA, June 2-6, 2003. Available at: <u>http://dx.doi.org/10.1109/DAC.2003.1219126</u>
- [C298] Chin-Chih Chang, Jason Cong, and David Z. Pan, "Physical Hierarchy Generation with Routing Congestion Control," *Proceedings International Symposium on Physical Design (ISPD)*, pp. 36-41, San Diego, CA, April 7-10, 2002. Available at: <u>http://dx.doi.org/10.1145/505388.505399</u>
- [C299] J. Cong, David Z. Pan, and P. V. Srinivas, "Improved Crosstalk Modeling for Noise Constrained Interconnect Optimization," *Proceedings Asia South Pacific Design Automation Conference* (ASP-DAC), pp. 373-378, Yokohama, Japan, January 30-February 2, 2001. Available at: <u>http://dx.doi.org/10.1109/ASP-DAC.2001.913335</u>
- [C300] J. Cong, Tianming Kong, and David Z. Pan, "Buffer Block Planning for Interconnect-Driven Floorplanning," *Proceedings ACM/IEEE International Conference on Computer-Aided Design* (*ICCAD*), pp. 358-363, San Jose, CA, November 7-11, 1999. Available at: <u>http://dx.doi.org/10.1109/ICCAD.1999.810675</u>
- [C301] J. Cong and David Z. Pan, "Interconnect Estimation and Planning for Deep Submicron Designs," Proceedings ACM/IEEE 36th Design Automation Conference (DAC), pp. 507-510, New Orleans, LA, June 1999. Available at: http://dx.doi.org/10.1109/DAC.1999.781368
- [C302] J. Cong and David Z. Pan, "Interconnect Delay Estimation Models for Synthesis and Design Planning," *Proceedings Asian and South Pacific Design Automation Conference (ASP-DAC)*, vol. 1, pp. 97-100, Hong Kong, China, January 18-21, 1999. Available at: http://dx.doi.org/10.1109/ASP-DAC.1999.759720
- [C303] J. Cong, Lei He, Cheng-Kok Koh, and David Z. Pan, "Global Interconnect Sizing and Spacing with Consideration of Coupling Capacitance," *Proceedings ACM/IEEE International Conference on Computer-Aided Design (ICCAD)*, pp. 628-633, San Jose, CA, November 9-13, 1997. Available at: <u>http://dx.doi.org/10.1109/ICCAD.1997.643604</u>
- [C304] J. Cong, David Z. Pan, Lei He, Cheng-Kok Koh, and Kei-Yong Khoo, "Interconnect Design for Deep Submicron ICs," *Proceedings ACM/IEEE International Conference on Computer-Aided Design (ICCAD)*, pp. 478-485, San Jose, CA, November 9-13, 1997. Available at: <u>http://dx.doi.org/10.1109/ICCAD.1997.643579</u>

# C. Other Refereed Conference/Workshop Papers/Posters (without proceeding) (Partial List)

- [W1] Xiaoqing Xu, Bei Yu, Jhih-Rong Gao, Che-Lun Hsu, and David Z. Pan, "PARR: Pin Access Planning and Regular Routing for Self-Aligned Double Patterning," *SRC Techcon Conference*, Austin, TX, September 2015. (Best Paper in Session Award)
- [W2] Tetsuaki Matsunawa, Jhih-Rong Gao, Bei Yu, and David Z. Pan, "Machine Learning Based High-Accurate Hotspot Detection with Boosting Algorithm," *ACM/IEEE Design Automation Conference* (*DAC*) Designer Track, 2014 (**Best Designer Track Finalist**)
- [W3] Jiwoo Pak, Mohit Pathak, Sung Kyu Lim, David Z. Pan, "Modeling and Prediction of Chip-Level Electromigration for TSV-Based 3D ICs," *SRC Techcon Conference*, Austin, TX, September 2012. (Best Paper in Session Award)

- [W4] Yen-Hung Lin, Bei Yu, David Z. Pan, and Yih-Lang Li, "TRIAD: Triple Patterning Lithography Aware Detailed Router," *the 6th IEEE International Workshop on Design for Manufacturability and Yield (DFM&Y)*, June 4, 2012
- [W5] Bei Yu, Yen-Hung Lin, Gerard Luk-Pat, Kevin Lucas, and David Z. Pan, "A High-Performance Triple Patterning Layout Decomposer," *the 6th IEEE International Workshop on Design for Manufacturability and Yield (DFM&Y)*, June 4, 2012
- [W6] T. Luo, D. Newmark, and David Z. Pan, "Effective Power Optimization combining Placement, Sizing and Multi-Vt techniques," *SRC Techcon Conference*, Austin, TX, September 2007. (Best Paper in Session Award)
- [W7] P. Yu and David Z. Pan, "TIP-OPC: A New Topological Invariant Paradigm for Pixel Based Optical Proximity Correction," *Proceedings SRC Techcon Conference*, Austin, TX, September 2007.
- [W8] A. Ramalingam, A. K. Singh, S. R. Nassif, G.-J. Nam, M. Orshansky, and David Z. Pan, "Accurate Waveform Modeling using Singular Value Decomposition with Applications to Timing Analysis," ACM/IEEE International Workshop on Timing Issues in the Specification and Synthesis of Digital Systems (TAU), Austin, TX, February 2007.
- [W9] J. Cong, David Z. Pan, and P.V. Srinivas, "Improved Crosstalk Modeling for Noise Constrained Interconnect Optimization," *ACM/IEEE International Workshop on Timing Issues in the Specification and Synthesis of Digital Systems (TAU)*, Austin, TX, December 2000.
- [W10] C.-C. Chang, J. Cong, David Z. Pan, and X. Yuan, "Interconnect-Driven Floorplanning with Fast Global Wiring Planning and Optimization," *Proceedings SRC Techcon Conference*, Phoenix, AZ, September 2000.
- [W11] J. Cong, David Z. Pan, and P.V. Srinivas, "Improved Crosstalk Modeling with Applications to Noise Constrained Interconnect Optimization," *Proceedings SRC Techcon Conference*, Phoenix, AZ, September 2000.
- [W12] J. Cong and David Z. Pan, "Interconnect Delay and Area Estimation for Multiple-Pin Nets," Proceedings ACM/IEEE International Workshop on Timing Issues in the Specification and Synthesis of Digital Systems (TAU), Monterey, CA, March 1999.
- [W13] J. Cong and David Z. Pan, "Interconnect Delay Estimation Models for Logic and High Level Synthesis," SRC Techcon Conference, Las Vegas, NV, September 1998. (Best Paper in Session Award)
- [W14] J. Cong and David Z. Pan, "Interconnect Performance Estimation Models for Synthesis and Design Planning," ACM/IEEE International Workshop on Logic Synthesis, Lake Tahoe, CA, June 1998.

#### D. Books/Book Chapters and Dissertation

- [B1] Wei Ye, Mohamed Baker Alawieh, Che-Lun Hsu, Yibo Lin, and David Z. Pan, "<u>Dealing with Aging</u> and Yield in Scaled Technologies," *Dependable Embedded Systems*, edited by Jörg Henkel and Nikil Dutt, Springer, 2021
- [B2] Meng Li and David Z. Pan, *A Synergistic Framework for Hardware IP Privacy and Integrity Protection*, Springer, 2020
- [B3] Bei Yu and David Z. Pan, *Design for Manufacturability with Advanced Lithography*, Springer, 2016
- [B4] Yibo Lin and David Z. Pan, "Machine Learning in Physical Verification, Mask Synthesis, and Physical Design," *Machine Learning in VLSI Computer-Aided Design*, edited by Abe Elfedel, Duane Boning and Xin Li, Springer, 2018
- [B5] Bei Yu and David Z. Pan, "Layout Decomposition for Triple Patterning," in *Encyclopedia of Algorithms*, edited by M.-Y. Kao, Springer, 2015
- [B6] Minsik Cho and David Z. Pan, "Global Routing," in *Encyclopedia of Algorithms*, edited by M.-Y. Kao, Springer, 2015
- [B7] M. Cho, J. Mitra, and David Z. Pan, "Manufacturability Aware Routing" in *The Handbook of Algorithms for VLSI Physical Design Automation* (edited by Charles J. Alpert, Dinesh P. Mehta, and Sachin S. Sapatnekar), CRC Press, 2009. (Invited book chapter)

- [B8] David Z. Pan, B. Halpin, and H. Ren, "Timing-Driven Placement" in *The Handbook of Algorithms for VLSI Physical Design Automation* (edited by Charles J. Alpert, Dinesh P. Mehta, and Sachin S. Sapatnekar), CRC Press, 2009. (Invited book chapter)
- [B9] T. Luo and David Z. Pan, "DPlace: Anchor Cell based Quadratic Placement with Linear Objective" in *Modern Circuit Placement: Best Practices and Results* (edited by Jason Cong and Gi-Joon Nam), Springer, 2007. (Invited book chapter)
- [B10] David Z. Pan and M. Stan, "Physical Design and Interaction with Technology" in CAD Algorithms, Methods and Tools for Low-Power Circuits and Systems (edited by Enrico Macii), IEEE Technology Survey, 2006
- [B11] Zhigang Pan, Interconnect Synthesis and Planning for High-Performance IC Designs, PhD Dissertation, University of California at Los Angeles, 2000

# PATENTS:

- [P1] David Zhigang Pan and Peng Yu, "Method and System for Performing Optical Proximity Correction with Process Variations Considerations." US Patent, No. 7,711,504, Granted May 4, 2010.
- [P2] Minsik Cho and David Zhigang Pan, "Method and System for Performing Global Routing on an Integrated Circuit Design." US Patent, No. 7,661,085, Granted on February 9, 2010.
- [P3] Anthony Correale, Jr., David S. Kung, Douglas T. Lamb, David Zhigang Pan, Ruchir Puri, and David Wallach, "Multiple Voltage Integrated Circuit and Design Method Therefore." US Patent, No. 7,480,883, Granted on January 20, 2009.
- [P4] Anthony Correale, Jr., Rajeev Joshi, David S. Kung, David Zhigang Pan, and Ruchir Puri, "Single Supply Level Converter." US Patent, No. 7,119,578, Granted on October 10, 2006.
- [P5] Anthony Correale, Jr., David S. Kung, Douglas T. Lamb, David Zhigang Pan, Ruchir Puri, and David Wallach, "Multiple Voltage Integrated Circuit and Design Method Therefor." US Patent, No. 7,111,266, Granted on September 19, 2006.
- [P6] Anthony Correale, Jr., David S. Kung, David Zhigang Pan, and Ruchir Puri, "Method and Program Product of Level Converter Optimization." U.S. Patent, No. 7,089,510, Granted on August 8, 2006.
- [P7] Jingsheng Cong, David Zhigang Pan, and P.V. Srinivas, "Method and Apparatus for Calculation of Crosstalk Noise in Integrated Circuits." U.S. Patent, No. 7,013,253, Granted March 2006.
- [P8] Jingsheng Cong and David Zhigang Pan, "Wire Width Planning and Performance Optimization for VLSI Interconnects." U.S. Patent No. 6,408,427, Granted June 2002.

# **ORAL PRESENTATIONS:**

#### Invited Tutorials/Talks, Special Sessions, Panels at Conferences/Workshops

- [O1] Panelist, "How to Prepare and Apply for Fellow", The 5<sup>th</sup> ACSIC Symposium on Frontiers in Computing (SOFC), Aug. 6, 2022
- [O2] "Agile and Intelligent Design Automation for Future Circuits and Systems," IEEE International Workshop for Future Intelligent Circuits and Systems (IW-FICAS), Singapore, 3-5 August 2022 (in person and online)
- [O3] **Keynote**, "Agile and Intelligent Design Automation for Digital/Analog/Mixed-Signal ICs", 15<sup>th</sup> IEEE Dallas Circuits and Systems Conference (DCAS), June 17-19, 2022 (online)
- [O4] **Keynote**, "Agile and Intelligent Design Automation for Digital/Analog/Mixed-Signal ICs", China Semiconductor Technology International Conference (CSTIC), June 14-17, 2022 (online)
- [O5] Keynote, "Machine Learning for Agile, Intelligent and Open-Source EDA", IEEE International Workshop on Electronic Design Automation and Machine Learning (EDAML), Jun 3, 2022 (Colocated with 36th IEEE International Parallel and Distributed Processing Symposium (IPDPS) May 30 – June 3, 2022, Ecole Normale Supérieure de Lyon Lyon, France) (virtual)
- [O6] Tutorial (1.5-hour) "Toward Agile, Intelligent and Open-Source Design Automation of Digital, Analog and Mixed-Signal ICs," IEEE Custom Integrated Circuits Conference (CICC) Education Session, April 24, 2022

- [O7] Panelist on "Automatic Circuit Generation and Al-Driven Design: Future of Circuit Design?" IEEE CICC, April 25, 2022
- [O8] "Integrating Human and Machine Intelligence into Analog Routing", ISPD 2022 Routing Panel, March 30, 2022
- [O9] "Reinforcement Learning for Electronic Design Automation: Case Studies and Perspectives," ASP-DAC 2022 Special Session, Jan. 19, 2022
- [O10] "Automating Analog Constraint Extraction: From Heuristics to Learning," ASP-DAC 2022 Special Session, Jan. 17, 2022
- [O11] "Reinforcement Learning for Electronic Design Automation", The 6<sup>th</sup> Future Chips Forum, Dec. 17, 2021 (virtual)
- [O12] **Keynote**, "Light in AI: Toward Efficient Neurocomputing with Optical Neural Networks," ICCAD Workshop on Hardware and Algorithms for Learning On-a-chip (HALO), Nov. 4, 2021 (virtual)
- [O13] **Keynote**, "Closing the Virtuous Cycle of AI for IC and IC for AI," *IEEE 14<sup>th</sup> International Conference on ASIC*, October 26-29, 2021 (virtual)
- [O14] **Keynote,** "Toward Agile and Open Design Automation of Digital / Analog / Mixed-Signal ICs," *The* 6th International Conference on Integrated Circuits and Microsystems (ICICM), October 22-24, 2021 (Virtual)
- [O15] **Keynote**, "Toward Agile and Open Electronic Design Automation," *The 6th China DA Forum*, July 11, 2021 (Virtual)
- [O16] **IEEE CEDA Distinguished Lecturer Program** 2021 Virtual Webinar Series, "Closing the Virtuous Cycle of AI for IC and IC for AI", June 24, 2021, https://www.youtube.com/watch?v=xKMj2TFbq3A
- [O17] "Machine Learning for Agile IC Design and Manufacturing," 2021 Symposium on VLSI Circuits Workshop 1 – Al/Machine Learning for Circuit Design and Optimization, June 13, 2021 (my talk is among the most watched videos at the 2021 VLSI Symposium)
- [O18] **Keynote**, "Toward Agile and Open Electronic Design Automation," *CCF Agile Design and Open EDA Forum*, May 14, 2021
- [O19] "Light for Al: Hardware-Software Codesign in Optical Neural Networks," Optical/Photonic Interconnects for Computing Systems (OPTICS) Workshop, April 15, 2021
- [O20] **Keynote**, "Toward Agile and Open Electronic Design Automation," 2021 International Workshop on Electronic Design Automation, March 27, 2021
- [O21] **Plenary**, "MAGICAL: An Open-Source Automated Analog IC Layout System Leveraging Human and Machine Intelligence," The 5<sup>th</sup> Future Chips Forum, Dec. 18, 2020 (Beijing, Virtual)
- [O22] Panelist, "EDA Tools and Methodologies Panel," NSF Workshop on Micro/Nano Circuits and Systems Design, Dec. 14, 2020
- [O23] Panelist, "ML for CAD Where is the Treasure Hiding?" *the 2<sup>nd</sup> ACM/IEEE Workshop on Machine Learning for CAD (MLCAD)*, Nov. 20, 2020
- [O24] "Re-examining VLSI Manufacturing and Yield through the Lens of Deep Learning," *ICCAD 2020* Special Session 1D.1, Nov. 2, 2020
- [O25] "AI for IC and IC for AI: Closed-Loop Perspectives and Recent Results," ICCAD Workshop --ACCAD, Nov. 6, 2020 (through Zoom)
- [O26] **Keynote**, "AI for IC and IC for AI: Closed-Loop Perspectives and Recent Results," 2020 IEEE ICICM-International Conference on Integrated Circuits and Microsystems, Oct. 24, 2020 (online)
- [O27] **Keynote**, "AI for IC and IC for AI: Closed-Loop Perspectives and Recent Results," CCF Integrated Circuit Design and Automation Conference, Aug. 11, 2020 (online)
- [O28] **Keynote**, "Al for IC and IC for Al: A Closed-Loop Perspective," The 20<sup>th</sup> CASPA Summer Symposium, July 25, 2020 (onine)
- [O29] "AI-Enabled Agile IC Physical Design and Manufacturing," ACM SIGDA / IEEE CEDA The First Design Automation WebiNar (DAWN) on Machine Learning for EDA, May 7, 2020 <u>https://www.youtube.com/watch?v=hXWgwXJbxS0</u>
- [O30] "AI and Intelligent IC/Accelerator Design: A Synergistic Approach," Future Chip Forum, Beijing, Dec. 16, 2019
- [O31] "Artificial Intelligence & Integrated Circuit: A Synergistic Approach," S. T. Yau Science Forum (丘 成桐科学论坛), Beijing, Dec. 15, 2019

- [O32] "MAGICAL: Toward Fully Automated Analog IC Layout Leveraging Human and Machine Intelligence," ICCAD 2019 Special Session, Denver Area, Nov. 6, 2019
- [O33] "AI-Enabled Agile IC Design and Manufacturing," IEEE Electronic Design Process Symposium (EDPS), Milpitas, CA, Oct. 3-4, 2019
- [O34] "Deep Learning for Agile Physical Design and Manufacturing," 1st ACM/IEEE Workshop on Machine Learning for CAD (MLCAD), September 3-4, 2019, Canmore (Banff Area), Canada
- [O35] "Machine Learning and Its Applications in IC Physical Design," ACM/SIGDA Seasonal School on Physical Design, Beijing, China, July 28, 2019
- [O36] "Deep Learning for Agile Physical Design and Manufacturing," 1st ACM/IEEE Workshop on Machine Learning for CAD (MLCAD), September 3-4, 2019, Canmore, Canada
- [O37] Panelist in "How to Build an Impactful Research Group?" ACM/IEEE Design Automation Conference Early Career Workshop, June 2, 2019
- [O38] Panelist in "The Future of Interconnect Planning and Prediction (IPP)—Models, Methods, Applications and Topologies," SLIP'19, June 2, 2019
- [O39] "Hardware-Software Co-design of Optical Neural Networks," The 5th International Workshop on Optical/Photonic Interconnects for Computing Systems (OPTICS), Co-located with DATE 2019, Florence, Italy, March 29, 2019
- [O40] "MAGICAL: Machine Generated Analog IC Layout," Emerging Technologies in EDA Workshop, Hsinchu, Taiwan, March 21, 2019
- [O41] "Provably Secure Camouflaging Strategy for IC Protection," *The First Workshop on* **Top Picks** in *Hardware and Embedded Security*, San Diego, Nov. 8, 2018
- [O42] "Analog Layout Constraint Extraction and Exploration with Application to Layout Retargeting," International Workshop on Design Automation for Analog and Mixed-Signal Circuit, San Diego, Nov. 8, 2018
- [O43] "Machine Learning for Yield Learning and Optimization," *IEEE International Test Conference* (*ITC*), Oct. 31, 2018
- [O44] **Keynote** "Al and Intelligent IC Design/Manufacturing," *IEEE Asia Pacific Conference on Circuits and Systems (APCCAS)*, Chengdu, China, Oct. 27, 2018
- [O45] "Optical Computing on Photonic Integrated Circuits," OPTICS Workshop at MICRO 51, Fukuoka, Japan, Oct. 21, 2018
- [O46] **Keynote** "AI and Intelligent IC Design/Manufacturing," IEEE International Test Conference in Asia (ITC-Asia), Harbin, China, Aug. 2018
- [O47] "BDD-Based Logic Synthesis for Energy-Efficient Photonic Integrated Circuits," JST CREST International Workshop on Optics for Computing, Tokyo, 7/18/2018
- [O48] "Machine Learning for Lithography Modeling, Mask Synthesis and Physical Design," DAC Workshop on Machine Learning in Design Automation (MALENDA), San Francisco, CA, June 24, 2018
- [O49] Panelist in "Research Collaboration Panel," *The Second ACSIC Symposium on Frontiers in Computing* (第二届北美计算机华人学者年会/暨计算技术前沿研讨会), Dallas, TX, June 1, 2018
- [O50] **Plenary Talk** "AI and Intelligent IC Design/Manufacturing," Duke Kunshan University AI Forum, Kunshan, China, May 22, 2018
- [O51] "Optical Computing on Silicon-on-Insulator Based Photonic Integrated Circuits," *North American Workshop on Silicon Photonics for High Performance Computing*, Fort Collins, Colorado, May 17-18, 2018
- [O52] "Machine Learning for IC Design & Technology Co-Optimization in Extreme Scaling," VLSI-DAT/TSA Joint Special Session, Hsinchu, Taiwan, April 17, 2018
- [O53] **Keynote** "Machine Learning for Lithography and Physical Design", China Semiconductor Technology International Conference (CSTIC) - Symposium II and Symposium XI-DTCO Joint session, China, March 2018
- [O54] **Tutorial** "IC Design and Technology Co-Optimizations (DTCO) in Extreme Scaling," *ACM/IEEE Asian and South Pacific Design Automation Conference (ASP-DAC),* Jan. 22-25, 2018
- [O55] "Smarter Design for Manufacturing, Reliability & Security in the IoT Éra," 第二届硅谷北京国际物联网高峰论坛, Santa Clara, CA, Jan. 13, 2018
- [O56] "AI Applications and Security Panel", Future Chips Forum, Tsinghua University, Dec. 18-19, 2017

- [O57] "Nanometer IC Design and Technology Co-Optimizations Challenges and Practices," The 1<sup>st</sup> West Lake Semiconductor Process Technology Workshop, Hangzhou, Oct. 30, 2017
- [O58] "Machine Learning for Mask/Wafer Hotspot Detection and Mask Synthesis," *SPIE Photomask Technology* + *Extreme Ultraviolet Lithography Conference*, Monterey, CA, Sept. 2017
- [O59] Panelist, "Early/Mid-Career Academic Panel," DAC'17 Early Career Workshop, Austin, TX, June 18, 2017.
- [O60] "Toward Unidirectional Routing Closure in Extreme Scaling," *IEEE/ACM System Level Interconnect Prediction (SLIP) Workshop*, Austin, TX, June 17, 2017.
- [O61] Panelist in "Academic/Industry Collaboration Panel," *The First ACSIC Symposium on Frontiers in Computing* (第一届北美计算机华人学者年会/暨计算技术前沿研讨会), Chicago, June 9, 2017
- [O62] Panel Moderator, "Panel on IoT and Security", TexasWISE Workshop, Dallas, TX, April 21, 2017
- [O63] "Toward Synergistic Academic/Industry Collaboration for Future EDA Research and Talent Pipeline," *CDNLive*, April 12, 2017, Santa Clara, CA
- [O64] **Vision Talk**, "Bridging Nanometer IC Design and Technology Gaps for Manufacturability, Reliability, and Security", *The First Future Chip Summit*, Beijing, Dec. 13-14, 2016
- [O65] Panel Moderator, "The Dawn of EDA R&D in China," *The First Future Chip Summit*, Beijing, Dec. 13-14, 2016
- [O66] Panelist, "Industry and Academic Collaboration in EDA," *The First Future Chip Summit*, Beijing, Dec. 13-14, 2016
- [O67] **SIGDA Live**, "How to Survive & Thrive in Academia: My Personal Take on Promotion & Tenure," Dec. 8, 2016, <u>https://www.youtube.com/watch?v=NhM4714z1N4</u>
- [O68] **Keynote**, "Smarter Manufacturing and Design for Reliable/Secure IC and IoT," *China-US Smart Manufacturing Summit*, Washington DC, Nov. 1, 2016
- [O69] Panelist, "Smart Manufacturing and Wireless Factory," *China-US Smart Manufacturing Summit*, Washington DC, Nov. 1, 2016
- [O70] **Plenary Talk,** "Bridging Design & Technology Gaps for Future Chips," *16th IEEE International Conference on Ubiquitous Wireless Broadband*, Nanjing, Oct. 17, 2016
- [O71] "Bridging Design and Technology Gap for Manufacturability, Reliability, and Security," *The First ShanghaiTech Workshop on Emerging Devices, Circuits and Systems (SWEDCS)*, June 30, 2016
- [O72] **Panelist,** "TSVs ARE SO 2010 THE REALITY OF 3D-IC," ACM/IEEE Design Automation Conference, Austin, TX, June 6-9, 2016
- [O73] Visionary Talk, "DFX: on Deep Nanoscale Design for Manufacturability, Reliability, and Security," IEEE International Workshop on Design Automation for Cyber-Physical Systems (colocated with DAC), Austin, TX, June 5, 2016 <u>http://www.ieee-cps.org/CPSDA-2016/program.html</u>
- [O74] **Keynote**, "Nanolithography and Design Technology Co-optimization in Extreme Scaling," China Semiconductor Technology International Conference (CSTIC) Symposium II and Symposium XI-DTCO Joint session, Shanghai, March 13-14, 2016
- [O75] Invited talk, "Standard Cell Pin Access and Physical Design in Advanced Lithography," SPIE Advanced Lithography Conference, San Jose, CA, Feb. 21-25, 2016
- [O76] Panelist -- "From EDA to DA: Can we evolve beyond our E-roots?" ICCAD, Austin, Nov. 2-6, 2015
- [O77] "Toward Cross-Layer Technology, EDA and System Power/Performance/Reliability Optimizations," Samsung Low Power Forum, Austin, TX, Oct. 8, 2015
- [O78] "Cross-Layer Reliability in Extreme Scaling & Beyond," Reliability and Design (ZuE) Workshop, Siegen, Germany, September 21-23, 2015
- [O79] "Pushing Multiple Patterning in Sub-10nm: Are We Ready?" *ACM/IEEE Design Automation Conference (DAC)*, San Francisco, CA, June 11, 2015. (**Special Session**)
- [O80] "Technology, EDA and System Power/Performance/Reliability Optimization with a Cross-Layer Case Study," DAC 2015 SEAK Workshop, June 7, 2015
- [O81] "Design for Manufacturing in Extreme Scaling and Beyond," *edaWorkshop*, Dresden, May 21, 2015
- [O82] "Design for Manufacturability & Reliability in Extreme Scaling and Beyond," CSTIC, March 16, 2015
- [O83] "Machine Learning and Pattern Matching in Physical Design," *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Japan, Jan. 19-22, 2015 (**Special Session**)

- [O84] IEEE CEDA All Japan Joint Chapter, "My Take on ASP-DAC on its 20th Anniversary," ASP-DAC 2015
- [O85] **Keynote**, "CAD Tool and Methodology for Reliable 3D-IC Integration," TwinLab 3DSC Workshop, 11/11/2014
- [O86] Invited talk, "Evolving Challenges and Techniques for Nanometer SoC Clock Network Synthesis," IEEE International Conference on Solid-State and Integrated Circuit Technology (ICSICT), Oct. 28-31, 2014, Guilin, China
- [O87] Invited talk, "Manufacturable and Reliable Interconnect in Extreme Scaling," IEEE SLIP Workshop, June 1, 2014
- [O88] Invited talk, "Design for Manufacturability and Reliability in Extreme Scaling and Beyond," *China Semiconductor Technology International Conference (CSTIC)*, Shanghai, March 16, 2014
- [O89] Opening Plenary, "Mathematical Methods in Nanometer Design for Manufacturability," International Workshop on Mathematical Methods in Chip Design Automation, Fuzhou, March 14-16, 2014
- [O90] Invited talk, "Bridging the Gap from Mask to Physical Design for Multiple Patterning Lithography," SPIE International Symposium on Advanced Lithography - Design-Process-Technology Cooptimization for Manufacturability VIII, San Jose, CA, Feb. 23-27, 2014
- [O91] 2013 BIMS 北京微电子国际研讨会特邀讲员 · "未来集成电路的智能设计与制造,"Beijing, China, Oct. 31, 2013
- [O92] Invited talk, "Lithography Hotspot Detection and Mitigation in Nanometer VLSI," 2013 *IEEE ASICON*, Shenzhen, China, Oct. 29, 2013
- [O93] SRC e-Workshop, "CAD Tool and Methodology for Reliable 3D-IC Integration" (jointly presented with Prof. Sung Kyu Lim at Georgia Tech), July 18, 2013
- [O94] Invited talk, "VLSI Design and Nanolithography in 14nm and Beyond", 2013 CMOS Emerging Technologies Research Symposium, Whistler, Canada, July 17, 2013
- [O95] Invited talk, "Cross-Layer Robustness in Extreme Scaling", The first NSF/SRC/DFG International Workshop on Cross-Layer Resilience, Austin, July 11 and 12, 2013
- [O96] **Keynote**, "Cross-Layer Resilient Design for Extreme Scaling and Beyond", ACM/IEEE International Workshop on Logic and Synthesis (IWLS), Austin, TX, June 7, 2013
- [O97] Roundtable Panelist in "Who Will Pay for Low Power Chip Manufacturers, Tool Providers or Consumers?" hosted by Ed Sperling of Low Power Engineering, held during DAC, June 5, Austin, TX, 2013
- [O98] Invited talk, "Design for Manufacturability and Reliability in TSV-based 3D-IC", ACM/IEEE DFM&Y Workshop, Austin, TX, June 3, 2013
- [O99] "CAD in Extreme Scaling and Emerging Technologies", NSF/CCC/SIGDA Workshop, Austin, TX, June 2, 2013
- [O100] "Modeling and Layout Optimization for Robust 3D-IC Integration with TSVs", the 1<sup>st</sup> IEEE International High Speed Interconnect Symposium (From Silicon to Systems), Dallas, April 30, 2013
- [O101] "Dealing with IC Manufacturability in Extreme Scaling", ICCAD Embedded Tutorial, Nov. 2012
- [O102] "Lithography Aware Physical Design," 2012 Lithography Workshop, Williamsburg, VA, June 2012
- [O103] "Reliability Modeling and Design Issues for TSV-based 3D Integration," 4th Design for 3D Silicon Integration Workshop (D43D), Lausanne, Switzerland, June 25, 2012
- [O104] Panelist on "Future Interconnect Technologies," SLIP 2012, co-located with DAC'12 in San Francisco, CA, June 2012
- [O105] Special Session talk on "VLSI CAD for Emerging Nanolithography," VLSI-DAT, Hsinchu, Taiwan, April 2012
- [O106] "Design for Manufacturability with Emerging Nanolithography," ASP-DAC 2012 Tutorial, Sydney, Australia, January 2012
- [O107] Special Session talk on "Physical CAD for Robust Designs," ASP-DAC 2012, Sydney, Australia, January 2012
- [O108] Special Session talk on "Design for Manufacturability & Reliability for TSV-based 3D-ICs," ASP-DAC 2012, Sydney, Australia, January 2012

- [O109] "Design for Manufacturability and Reliability in Extreme CMOS Scaling and 3D-IC," Global COE Workshop on "Ambient SoC Education and Research for New Leaders," co-located with ASP-DAC 2012, Sydney, Australia, January 30, 2012 (Invited talk)
- [O110] "Robust and Energy Efficient Design-Process Integration in Sub-22nm CMOS and 3D-IC," Pacific Rim Outlook Forum for IC Technology (PROFIT) Workshop, Inner Mongolia, China, August 2011
- [O111] "'More Moore' and 'More than Moore', beyond 22nm: Challenges and Opportunities," The 11<sup>th</sup> Emerging Information & Technology Conference, Chicago, IL, July 28-29, 2011
- [O112] "Reliability and Variability in TSV-based 3D-IC Designs," The 3rd Design for 3D Silicon Integration Workshop (D43D), Grenoble, France, June 2011
- [O113] **Keynote Speaker**, "Nanolithography and Design-Technology Co-optimization Beyond 22nm," TAU Workshop, Santa Barbara, CA, March 2011
- [O114] "Double Patterning Lithography Layout Decomposition and Routing," IEEE Lithography Workshop, Kauai, HI, November 2010
- [O115] Invited Tutorial on "Design for Resilience in Beyond-22nm CMOS & 3D-IC," IEEE Dallas CAS Workshop, Dallas, TX, October 18, 2010
- [O116] "Design for Manufacturability and Reliability in TSV-based 3D-IC," ASP-DAC TPC Workshop, Seoul, Korea, September 11, 2010
- [O117] "Voltage and Frequency Island Optimizations for Many-Core/ Networks-on-Chip Designs," the first International Conference on Green Circuits & Systems (ICGCS), Shanghai, China, June, 2010
- [O118] "CAD for Double Patterning Lithography," IEEE ICICDT, Grenoble, France, June 3, 2010
- [O119] "Layout Optimizations for Double Patterning Lithograph," IEEE ASICON, Changsha, China, October 23, 2009
- [O120] "Nanometer & Emerging Design Automation Research at UTDA," ASP-DAC TPC Workshop, Tokyo, Japan, September 7, 2009
- [O121] "More Moore's Law through Computational Scaling and EDA's Role," invited talk at the **NSF Workshop on the Future of Electronic Design Automation**, Washington DC, July 8, 2009
- [O122] Organizer/Presenter, "Nanolithography and CAD Challenges for 32nm/22nm (and Beyond?)," half-day tutorial at ICCAD, San Jose, CA, November 12, 2008
- [O123] Invited Talk, "EDA Education and Research at UT Austin," the first EDA Education & Research Workshop, held at ICCAD 2008, San Jose, CA, November 9, 2008
- [O124] Invited Talk, "Lithography Friendly Routing: From Construct-by-Correction to Correct-by-Construction," ICSICT, Beijing, China, October 21, 2008
- [O125] Invited Tutorial, "Synergistic Modeling and Optimization for Nanometer IC Design/Manufacturing Integration," SBCCI, Gramado, Brazil, September 1, 2008
- [O126] Invited Talk, "Lithography Friendly Routing: From Construct-by-Correction to Correct-by-Construction," SBCCI, Gramado, Brazil, September 2, 2008
- [O127] Keynote Speaker, "Design for Manufacturability Practices and Perspectives for 45/32nm and Beyond," 2008 Freescale Physical Design and Design for Manufacturing (DFM) Conference, Austin, TX, May 13-16, 2008
- [O128] Special Session Organizer/Presenter, "Tackling Manufacturability/Variability for 32nm and Below," ASP-DAC, Seoul, Korea, January 2008
- [O129] Tutorial Organizer/Presenter, "DFM Routing and Clock Distribution," *ICCAD*, San Jose, CA, November 2007
- [O130] "Design and CAD for Manufacturability." *ACM/SIGDA Design Automation Summer School*, San Diego, CA, June 2-3, 2007 (held with IEEE/ACM Design Automation Conference)
- [O131] "Nanometer Physical Design for Manufacturability and Variability," 3-hour Tutorial at the VLSI-DAT Conference, Taiwan, April 27, 2007
- [O132] "DFM: Impact of Manufacturing Reality on Design," Half-day Tutorial at ICCAD, San Jose, CA, November 9, 2006
- [O133] Panelist "What Will Make or Break DFM&Y," *The First IEEE Design for Manufacturability & Yield Workshop (DFM&Y)*, San Jose, CA, October 26, 2006
- [O134] Tutorial on "Lithography and Design for Variability," *Austin Conference on Integrated Systems and Circuits* (with Dr. Chris Mack), Austin, TX, May 18, 2006
- [O135] Panelist "Design for Manufacturability (DFM)," SPIE Microlithography, Design and Process Integration Conference, San Jose, CA, March 4, 2005

- [O136] "Lithography and CMP Aware Routing," *IEEE Design for Manufacturability & Yield Workshop* (*DFM&Y*), San Jose, CA, October 26, 2006
- [O137] "Design for Manufacturability with Deep Sub-wavelength Lithography," International Center on Design for Nanotechnology (IC-DFN) Workshop, Hangzhou, China, August 16, 2006
- [O138] "Manufacturability Aware Physical Layout Optimizations," International Conference on IC Design and Technology (ICICDT), Austin, TX, May 2005
- [O139] "Lithography Aware Physical Design," *IEEE International Conference on ASIC (ASICON)*, Shanghai, China, October 27, 2005
- [O140] "Nanometer Physical Design Research at UT Austin," *International Center for System-on-Chip* (IC-SOC) Workshop, Changsha, China, August 6, 2004
- [O141] "Diffusion-Based Placement Migration," *IEEE Electronic Design Process Symposium (EDPS)*, Monterey, CA, April 7, 2005
- [O142] "Optimizing Power in Performance Constraints," *IEEE International Conference on Integrated Circuit Design and Technology (ICICDT)*, Austin, TX, May 19, 2004

#### Invited Talks at Various Institutions and Companies

- [O143] "Light-Al Interaction: The Convergence of Photonic Deep Learning and Cross-Layer Design Automation," ACCESS and CEDA Joint Seminar, Hong Kong, July 29, 2022
- [O144] "Closing the Virtuous Cycle of AI for IC and IC for AI," Samsung Forum, April 12, 2022
- [O145] "Closing the Virtuous Cycle of AI for IC and IC for AI," ECE Department **Distinguished Lecture**, Stevens Institute, March 9, 2022
- [O146] "Closing the Virtuous Cycle of AI for IC and IC for AI," **NSF National AI Research Institute** TILOS Seminar Series, Dec. 15, 2021
- [O147] "Toward Agile, Intelligent, and Open-Source Design Automation of Digital/Analog/Mixed-Signal ICs," **ShanghaiTech SIST Distinguished Lecture**, Nov. 29, 2021
- [O148] "Toward Agile, Intelligent, and Open-Source Design Automation of Digital/Analog/Mixed-Signal ICs," Qualcomm Education Seminar, Nov. 17, 2021
- [O149] "Closing the Virtuous Cycle of AI for IC and IC for AI," ML + X Seminar, UT Austin, Nov. 12, 2021
- [O150] "Toward Agile and Intelligent Design & Manufacturing Closure," Intel Labs Seminar, Oct. 27, 2021
- [O151] "FPGA Placement: Recent Progress and Road Ahead," Featured Seminar at the Intel/VMware Crossroads 3D-FPGA Academic Research Center, Oct. 22, 2021
- [O152] "Toward Agile and Open-Source Design Automation of Digital/Analog/Mixed-Signal ICs," USC Ming Hsieh Institute Seminar Series (Integrated Systems), Oct. 8, 2021
- [O153] "Toward Agile and Open Electronic Design Automation," National Microelectronics Security Training (MEST) Center Webinar, Univ. of Florida, Oct. 6, 2021
- [O154] "MAGICAL: An Open-Source Automated Analog IC Layout System Leveraging Human and Machine Intelligence," Synopsys (online talk), July 22, 2021
- [O155] "MAGICAL: An Open-Source Automated Analog IC Layout System Leveraging Human and Machine Intelligence," CHIPS Alliance, June 1, 2021
- [O156] "VTR3D: Scalable and Flexible Physical CAD for Architecture Exploration," (co-presented with Prof. Vaughn Betz, Univ. of Toronto), Intel PSG CTO Tech Talk, May 4, 2021
- [O157] "AI for IC and IC for AI: Closed-Loop Perspectives and Recent Results," Google, Feb. 12 2021
- [O158] "AI for IC and IC for AI: Closed-Loop Perspectives and Recent Results," Rutgers ECE Colloquium, Dec. 2, 2020
- [O159] "MAGICAL: Toward Fully Automated Analog IC Layout Leveraging Human and Machine Intelligence," Nvidia Research, Oct. 28, 2020
- [O160] "AI for IC and IC for AI: Closed-Loop Perspectives and Recent Results," IEEE CEDA Hong Kong Chapter, Sept. 30, 2020
- [O161] "AI for IC and IC for AI: Closed-Loop Perspectives and Recent Results," IEEE CASS Rio Grande do Sul Chapter, Sept. 11, 2020
- [O162] "Machine Learning for Digital/Analog IC and FPGA Physical Design," Xilinx, July 31, 2020
- [O163] "AI-Enabled Agile IC Physical Design and Manufacturing," AMD, July 17, 2020 (online seminar)
- [O164] "Machine Learning for Physical Design & Manufacturing," Synopsys DG Tech Talk, July 8, 2020 (online)
- [O165] "DREAMPlace and Beyond," Google, June 26, 2020 (online)

- [O166] "AI for IC and IC for AI: A Closed-Loop Perspective," Austin Big Data Forum, June 25, 2020 (online)
- [O167] "MAGICAL: Toward Fully Automated Analog IC Layout Leveraging Human and Machine Intelligence," TSMC (online seminar), May 26, 2020
- [O168] "Machine Learning for Modern IC Design and Manufacturing," Apple Lonestar Design Center, Feb. 14 2020
- [O169] "AI and Intelligent IC/Accelerator Design: A Synergistic Approach," Peking University, CECA Seminar, Beijing, Dec. 18, 2019
- [O170] "AI and Intelligent IC/Accelerator Design: A Synergistic Approach," George Washington University, ECE Seminar, Washington DC, Dec. 4, 2019
- [0171] "AI and Intelligent IC/Accelerator Design: A Synergistic Approach," Northeastern University, ECE Distinguished Speaker Series, Boston, Nov. 13, 2019
- [O172] "AI and Intelligent IC/Accelerator Design: A Synergistic Approach," Facebook, Boston, Nov. 1, 2019
- [O173] "AI-Enabled Agile IC Design and Manufacturing," MIT Lincoln Lab, Boston, Oct. 30, 2019
- [O174] "AI-Enabled Agile IC Design and Manufacturing," Cadence AI Forum, San Jose, Oct. 15, 2019
- [O175] "AI and Intelligent IC/Accelerator Design: A Synergistic Approach," University of Pennsylvania, ESE Colloquium, Oct. 1, 2019
- [O176] "MAGICAL: Machine Generated Analog IC Layout," Silicon Labs, Austin, TX, June 12, 2019
- [O177] "AI and Intelligent IC Design: A Synergistic Approach," MIT, Cambridge, MA, May 8, 2019
- [O178] "AI and Intelligent IC Design/Manufacturing," TSMC and National Tsinghua University, Hsinchu, Taiwan, March 22, 2019
- [O179] "AI and Intelligent IC Design/Manufacturing," Rice University, Houston, August 8, 2018
- [O180] "Toward Machine Generated Analog IC Layout", Cirrus Logic Tech Talk, Austin, July 31, 2018
- [O181] "AI and Intelligent IC Design/Manufacturing," China-Netherland Forum, Tsinghua University, China, July 11, 2018
- [O182] "AI and Intelligent IC Design/Manufacturing," Peking University, China, July 10, 2018
- [O183] "AI and Intelligent IC Design/Manufacturing," Shanghai Tech University, China, May 31, 2018 [O184] "AI and Intelligent IC Design/Manufacturing," John Hopcroft Center for Computer Science,
- Shanghai Jiaotong University, China, May 30, 2018
- [O185] "AI and Intelligent IC Design/Manufacturing," Nanjing University, China, May 29, 2018
- [O186] "Machine Learning for IC Design & Technology Co-Optimization in Extreme Scaling," TSMC, Silicon Valley, CA, May 4, 2018
- [O187] "Intelligent Design and Manufacturing in the Era of Extreme Scaling and Internet of Everything," Peking University Shenzhen Graduate School, Shenzhen, China, March 14, 2018
- [O188] "Design for X (DFx) in Extreme Scaling and Emerging Technologies," Peking University, Beijing, China, Dec. 22, 2017
- [O189] "Design for X (DFx) in Extreme Scaling and Emerging Technologies," Institute of Computing Technology, Chinese Academy of Sciences, Beijing, China, Dec. 22, 2017
- [O190] "Design for X (DFx) in Extreme Scaling and Emerging Technologies," Tsinghua University, Beijing, China, Dec. 21, 2017
- [O191] "Machine Learning for VLSI Design and Verification," Cirrus Logic, Austin, TX, Aug. 8, 2017
- [O192] "Bridging IC Design & Technology Gaps for Manufacturability, Reliability, and Security," Xi'an Jiaotong University, May 27, 2017
- [O193] "Machine Learning for Electronic Design Automation," Fudan University, Shanghai, May 22, 2017
- [O194] "Machine Learning for Electronic Design Automation," University of Calgary, Canada, May 9, 2017
- [O195] "Bridging IC Design & Technology Gaps for Manufacturability, Reliability, and Security in Extreme Scaling," UC Riverside, April 28, 2017
- [O196] Distinguished Lecture, "Bridging Design & Technology Gaps for Future Chip Manufacturability, Reliability, and Security," Oklahoma State University, Stillwater, OK, April 20, 2017
- [O197] Distinguished Lecture, "Bridging Design & Technology Gaps for Future Chip Manufacturability, Reliability, and Security," University of Kansas (KU), Lawrence, KS, April 14, 2017
- [O198] Distinguished Speaker Series, "Bridging IC Design, Manufacturing and Security Gaps in Extreme Scaling," Cadence, San Jose, CA, April 12, 2017

- [O199] "Bridging Design & Technology Gaps for Future Chip Manufacturability, Reliability, and Security," Boston University, March 30, 2017
- [O200] "Bridging Design & Technology Gaps for Future IC and Systems," Fudan University, Shanghai, China, Dec. 28, 2016
- [O201] "Bridging Design & Technology Gaps for Future Chips," Nantong University, China, Dec. 19, 2016
- [O202] "Machine Learning in IC Design for Manufacturability & Security," Peking University, China, Dec. 15, 2016
- [O203] "Machine Learning and Pattern Matching in VLSI CAD," Texas State University, San Marcos, Texas, Dec. 2, 2016
- [O204] **Distinguished Lecture,** "Bridging IC Design and Technology Gaps for Manufacturability, Reliability, and Security," Michigan Technological University, Oct. 7, 2016
- [O205] **Distinguished Lecture,** "Bridging IC Design and Technology Gaps for Manufacturability, Reliability, and Security," Old Dominion University, Sept. 19, 2016
- [O206] "Robust Standard Cell Design and Layout Regularity Study with Nanolithography," SRC eWorkshop, August 10, 2016
- [O207] "Bridging Design and Technology Gaps for Manufacturability, Reliability, and Security," Univ. of Utah, June 16, 2016
- [O208] "Design & Process Technology Co-optimizations in Extreme Scaling," NVIDIA, Austin, June 13, 2016
- [O209] "Challenges and Opportunities IC Design and Manufacturing in Deep Nano-Scaling and Beyond," Univ. of Science and Technology of China (USTC), Hefei, China, May 16, 2016
- [O210] "Challenges and Opportunities IC Design and Manufacturing in Extreme Scaling and Beyond," Jiangnan University, Wuxi, China, May 10, 2016
- [O211] "Challenges and Opportunities of IC Design & Manufacturing in Extreme Scaling and Beyond," Tsinghua University (Institute of Microelectronics), May 5, 2016
- [O212] "IC Design and Technology Co-Optimization and Exploration in Extreme Scaling and Beyond," Institute of Microelectronics, Chinese Academy of Science, May 3, 2016
- [O213] "Machine Learning and Pattern Matching in VLSI-CAD Applications," Intel Strategic CAD Lab Online Seminar, April 19, 2016
- [O214] "Standard Cell Pin Access and Physical Design in Advanced Lithography," Intel Corporation, Hillsboro, Oregon, April 8, 2016
- [O215] "Lithography Hotspot Detection and Mask Synthesis in Extreme Scaling," Intel Corporation, Hillsboro, Oregon, April 8, 2016
- [O216] "Machine Learning and Pattern Matching in VLSI CAD," Chongqing University, China, March 21, 2016
- [O217] "Toward Cross-Layer Power/Performance/Reliability Optimizations," School of Microelectronics, Southeast University, Nanjing, China, March 17, 2016
- [O218] "Machine Learning and Pattern Matching in VLSI CAD," School of Computer Science, Southeast University, Nanjing, China, March 17, 2016
- [O219] "Toward Cross-Layer Power/Performance/Reliability Optimizations," School of Microelectronics, Fudan University, Shanghai, China, March 15, 2016
- [O220] "纳米集成电路设计与制造的挑战、机遇与展望 Nanometer IC Design and Manufacturing: Challenges, Opportunities, and Outlooks," University of Macao, Jan. 28, 2016
- [O221] "纳米集成电路设计与制造的挑战、机遇与展望 Nanometer IC Design and Manufacturing: Challenges, Opportunities, and Outlooks," PKU-Shenzhen, China, Jan. 21, 2016
- [O222] "Machine Learning and Pattern Matching in VLSI CAD," City University of Hong Kong, Hong Kong, China, Jan. 18, 2016
- [O223] "Machine Learning and Pattern Matching in VLSI CAD," Chinese University of Hong Kong, Hong Kong, China, Jan. 18, 2016
- [O224] "Pushing Multiple Patterning and Hybrid Lithography in Extreme Scaling," IMEC, Leuven, Belgium, Oct. 5, 2015
- [O225] "Nanometer IC Design and Manufacturing Closure in Extreme Scaling and Beyond," TU Eindhoven, Netherlands, Oct. 2, 2015
- [O226] "Design for Manufacturability & Reliability in Extreme Scaling and Beyond," KIT, Karlsruhe, Germany, September 28, 2015

- [O227] "Multiple Patterning & Physical Design in Extreme Scaling," Univ. of Bonn, Germany, September 24, 2015
- [O228] "Design for Manufacturability and Reliability in Nanometer IC and Beyond," SMIC, Shanghai, September 2, 2015
- [O229] "Pushing Multiple Patterning and Hybrid Lithography in Extreme Scaling," TSMC, Hsinchu, September 1, 2015
- [O230] "Pushing Multiple Patterning and Hybrid Lithography in Sub-10nm: What's the Limit?" National Tsinghua University, Taiwan, September 1, 2015
- [O231] "Technology, EDA and System Power/Performance/Reliability Optimization with a Cross-Layer Case Study," Cirrus Logic, Austin, TX, August 4, 2015
- [O232] "Design for Reliability in Nanometer IC and Beyond," Infineon, Munich, Germany, July 17, 2015
- [O233] "Design for Manufacturability/Reliability Research at UTDA," TU Vienna, Austria, June 23, 2015
- [O234] "Design for Manufacturability & Reliability in Extreme Scaling and Beyond," TUM, Munich, Germany, June 2, 2015
- [O235] "Nanometer IC Design and Manufacturing: Challenges, Opportunities, and Outlooks," Huazhong University of Science and Technology, March 24, 2015
- [O236] "CAD Tool and Methodology for Reliable 3D-IC and Optical Integration," Wuhan University, March 23, 2015
- [O237] "Nanometer IC Design, Manufacturing and Applications: Challenges, Opportunities, and Outlooks," Nanjing University of Science and Technology, March 18, 2015
- [O238] "Standard Cell Pin Access and Cell Layout Co-Optimizations," Fudan University, March 16, 2015
- [O239] "Design for Manufacturability and Reliability in Extreme Scaling and Beyond," CMU ECE Colloquium, Feb. 5, 2015
- [O240] "Design for Reliability in Nanometer VLSI," Hisilicon, Jan. 16, 2016
- [O241] "Cross-Layer Optimizations for Nanometer VLSI in Extreme Scaling and Beyond," Peking University, Jan. 15, 2015
- [O242] "Nanometer IC Design for Manufacturability and Reliability in Extreme Scaling and Beyond," Tsinghua University, EE Dept., Jan. 14, 2015
- [O243] "Machine Learning and Pattern Matching in VLSI Design and Verification," HK PolyU, Jan. 8, 2015
- [O244] "Cross-Layer Design for Manufacturability and Reliability in Extreme Scaling and Beyond," Chinese University of Hong Kong, Jan. 8, 2015
- [O245] "Mask Synthesis and Physical Design for Nanolithography," GlobalFoundries, Dec. 12, 2014
- [O246] "Mask Synthesis and Physical Design for Nanolithography," ASML, Nov. 6, 2014
- [O247] "Nanometer IC Design and Manufacturing: Challenges, Opportunities, and Outlooks," Nanjing University of Posts & Telecommunications, Oct. 27, 2014
- [O248] 'Design Techniques for Monolithic 3D Integration," IBM, Webinar, Oct. 3, 2014
- [O249] "Mask and Physical Design Optimizations for Multiple Patterning Lithography," Samsung Electronics Future Technology Seminar, Seoul, S. Korea, Aug. 22, 2014
- [O250] "Nanometer IC Design Challenges & Opportunities in Extreme Scaling and Beyond," LG Electronics, Seoul, S. Korea, Aug. 22, 2014
- [O251] "Nanometer IC Design and Manufacturing in Extreme Scaling and Beyond," Shanghai Jiaotong University, Shanghai, China, July 23, 2014
- [O252] "Physical Design and Manufacturing Closure for 22nm/14nm IC and Beyond," Nanjing University of Posts & Telecommunications, July 10, 2014
- [O253] Design for Manufacturability & Reliability in Extreme Scaling and Beyond, Southeast University, Nanjing, China, July 8, 2014
- [O254] "Physical Design and Manufacturing Closure for 22nm/14nm IC and Beyond," Nanjing University of Science and Technology, July 8, 2014
- [O255] "Reclaiming Over-the-IP-Block Routing Resources for Routability and Timing," IBM EDA Seminar, Austin, TX, June 10, 2014
- [O256] "Design for Manufacturability and Reliability in Extreme Scaling and Beyond," Harvard University, May 5, 2014
- [O257] "Design for Manufacturability and Reliability in Extreme Scaling and Beyond," MIT, May 2, 2014
- [O258] "Physical Design and Manufacturing Closure for Nanometer VLSI," Cirrus Logic, Austin, TX, April 17, 2014

- [O259] "New Trends in Physical Design for Nanoscale, 3D, and Optical Integration," Fudan University, China, Jan. 10, 2014
- [O260] "Intelligent Design and Manufacturing of Future Integrated Circuits," Nanjing University of Science and Technology, China, Jan. 7, 2014
- [O261] "Nanometer IC Design for Manufacturability and Reliability in Extreme Scaling and Beyond," Zhejiang University, China, Jan. 6, 2014
- [O262] "Design and Manufacturing Closure for Nanometer VLSI," Broadcom, Sunnyvale, Dec. 12, 2013
- [O263] "Nanometer IC Design for Manufacturability and Reliability in Extreme Scaling and Beyond," IEEE CEDA Central Texas Chapter, Nov. 12, 2013
- [O264] "Nanometer IC Design for Manufacturability and Reliability in Extreme Scaling and Beyond," Institute of Microelectronics, Chinese Academy of Sciences, Beijing, China, Oct. 31, 2013
- [O265] "Design for Manufacturability and Reliability in Extreme CMOS Scaling and Beyond," IEEE CAS Victoria Chapter, Univ. of Victoria, July 22, 2013
- [O266] "Design for Manufacturability and Reliability in Extreme CMOS Scaling and Beyond," IEEE CAS Vancouver Chapter, UBC, July 15, 2013
- [O267] "Cross-Layer Resilient Design for Extreme Scaling and Beyond," Qualcomm, San Diego, CA, July 8, 2013
- [O268] "CAD for Nanolithography," School of Microelectronics, Fudan University, China, June 24, 2013
- [O269] "Cross-Layer Resilient Design for Extreme Scaling and Beyond," Institute of Computing Technology, Chinese Academy of Sciences, Beijing, China, June 20, 2013
- [O270] "Physical Design and Manufacturability/Reliability in Extreme Scaling and Beyond," Huada Empyrean Software Co., Beijing, China, June 20, 2013
- [O271] "Cross-Layer Resilient Design for Extreme Scaling and Beyond," Peking University, Beijing, China, June 18, 2013
- [O272] "Cross-Layer Resilient Design for Extreme Scaling and Beyond," Fudan University, Shanghai, China, June 13, 2013
- [O273] "Design Technologies for Extreme Scaling and Beyond," Texas Instruments, Dallas, Texas, April 29, 2013
- [O274] "Design and Manufacturing Closure for Next-Generation Microprocessors," Oracle Labs Tea Talk, Redwood City, CA, April 24, 2013
- [O275] "Design for Robustness in Extreme Scaling and 3D-IC," Princeton University EE Department, March 13, 2013
- [O276] "Design for Robustness in Extreme Scaling and 3D-IC," Columbia University EE, New York, March 12, 2013
- [O277] "Dealing with IC Manufacturability and Design Enablement in Extreme Scaling and Beyond," IBM Research Design Automation PIC Seminar, Yorktown Heights, March 11, 2013
- [O278] "Dealing with IC Manufacturability in Extreme Scaling," Toshiba, Japan, Jan. 21, 2013
- [O279] "Next Generation VLSI CAD for "More Moore" and "More than Moore," Globalfoundries, San Jose, CA, Nov. 8, 2012
- [O280] "Design Technologies for "More Moore" and "More than Moore"," Oracle, Santa Clara, CA, Nov. 7, 2012
- [O281] "Next Generation VLSI CAD for "More Moore" and "More than Moore," Mentor Graphics, San Jose, CA, Nov. 6, 2012
- [O282] "The 'Moore', The Merrier!" Peking University, China, August 21, 2012
- [O283] "The 'Moore', The Merrier!" National Taiwan University, Taipei, Taiwan, July 27, 2012
- [O284] "Synergistic Design & Technology Co-Optimization for 'More Moore' and 'More than Moore'," National Tsing Hua University, Hsinchu, Taiwan, July 26, 2012
- [O285] "Nanolithography and CAD Challenges beyond 14nm," Taiwan Semiconductor Manufacturing Company (TSMC), Hsinchu, Taiwan, July 25, 2012
- [O286] "Nanolithography and CAD Challenges beyond 14nm," Yuan Ze University, Taoyuan, Taiwan, July 25, 2012
- [O287] "Nanolithography and CAD Challenges beyond 14nm", EPFL EE Summer Research Institute, Lausanne, Switzerland, June 22, 2012
- [O288] "Physical Design in Extreme Scaling/3D Integration and Datapath-Aware Placement," Tabula, Santa Clara, CA, June 7, 2012

- [O289] "Challenges and Opportunities for Physical Design in 14nm and Beyond," Samsung Austin Research Center (SARC), Austin, TX, May 29, 2012
- [O290] "Design for Manufacturability/Reliability in beyond-14nm/3D-IC Integration and Datapath-aware Placement," IBM Austin Research Lab, Austin, TX, May 11, 2012
- [O291] "Nanolithography and CAD Challenges beyond 14nm," National Cheng Kung University, Tainan City, Taiwan, April 26, 2012
- [O292] "Design for Manufacturability & Reliability in TSV-based 3D-IC," National Cheng Kung University, Tainan City, Taiwan, April 26, 2012
- [O293] "High-Performance VLSI Placement with Automatic Datapath Extraction and Evaluation," National Tsing Hua University and National Chiao Tung University, Hsinchu, Taiwan, April 23, 2012
- [O294] "Design for Manufacturability and Reliability in Extreme CMOS Scaling and 3D-IC Integration," Department of Electrical Engineering, University of Southern California, Los Angeles, CA, April 13, 2012
- [O295] "Resilient Design in Extremely-Scaled CMOS and 3D-IC Integration," ARM Inc., Austin, TX, April 11, 2012
- [O296] "Design for Manufacturability and Reliability in Beyond-14nm Lithography and 3D-IC Integration," Fudan University, Shanghai, China, Jan. 10 2012
- [O297] 'More Moore' and 'More than Moore' in Sub-20nm CMOS and 3D-IC," Peking University, Beijing, China, December 30, 2011
- [O298] "'More Moore' and 'More than Moore' in Sub-20nm CMOS and 3D-IC," Tsinghua University, Beijing, China, December 29, 2011
- [O299] "Resilient Design in Nanoscale CMOS and 3D-IC," Globalfoundries, Sunnyvale, CA, November 11, 2011
- [O300] "Resilient Design Closure in Nanoscale CMOS and 3D-IC," Oracle, Sunnyvale, CA, November 9, 2011
- [O301] "Resilient Design Closure in Nanoscale CMOS and 3D-IC," ARM, San Jose, CA, November 8, 2011
- [O302] "Resilient Design Closure in Nanometer CMOS and 3D-IC," Freescale, Austin, TX, October 19, 2011
- [O303] "'More Moore' and 'More than Moore' in Nanometer CMOS and 3D-IC," Shangdong University, Shangdong, China, July 19, 2011
- [O304] "'More Moore' and 'More than Moore' in sub-22nm CMOS and 3D-IC," Zhejiang University, Zhejiang, China, July 12, 2011
- [O305] "Physical Design and DFM in Sub-22nm and 3D," Politecnico di Torino, Torino, Italy, July 1, 2011
- [O306] "Design and Technology Integration in beyond-22nm CMOS and 3D-IC," IMEC, Leuven, Belgium, June 27, 2011
- [O307] "'More Moore' and 'More than Moore' beyond 22nm: Challenges and Opportunities," Katholieke Universiteit Leuven, Leuven, Belgium, June 27, 2011
- [O308] "Recent Results in Nanometer Physical CAD," AMD, Austin, TX, May 19, 2011
- [O309] "Nanometer Physical Design and Technology Co-optimization: A Synergistic Perspective," Samsung Austin Research Center, Austin, TX, May 5, 2011
- [O310] "Design and Technology Co-optimization in beyond-22nm CMOS and 3D-IC Integration," Qualcomm, San Diego, CA, April 1, 2011
- [O311] "Design and Technology Integration in beyond-22nm CMOS and 3D-IC," Globalfoundries, Sunnyvale, CA, February 4, 2011
- [O312] "Design for Manufacturability and Reliability in beyond-22nm CMOS and 3D-IC Integration," Fujitsu Labs, Kawasaki, Japan, January 26, 2011
- [O313] "Design for Resilience in Beyond-22nm CMOS and 3D-IC," UIUC ECE Colloquium, Urbana Champaign, IL, September 30, 2010
- [O314] "Design for Resilience in Nanometer CMOS and 3D-IC," Samsung, Korea, September 9, 2010
- [O315] "Design for Resilience in Nanometer CMOS and 3D-IC," Korea Advanced Institute of Science and Technology (KAIST), Daejeon, Korea, September 8, 2010
- [O316] "Design for Resilience in Nanometer CMOS and 3D-IC," Design Automation PIC Seminar Series, IBM T. J. Watson Research Center, Yorktown Heights, NY, July 22, 2010
- [O317] "Challenges and Opportunities in Nanometer VLSI and 3D-IC," Fuzhou University, Fuzhou, China, July 4, 2010

- [O318] "Design for Manufacturability and Resilience in Nanometer CMOS and 3D-IC," TSMC, Hsinchu, Taiwan, April 28, 2010
- [O319] "Design for Resilience in Nanometer CMOS and 3D-IC," at Springsoft, National Chiao Tung University, April 29; at Fudan University and Shanghai Jiaotong University, June 25; at Peking University and Tsinghua University, June 29; at Institute of Computing Technology, Chinese Academy of Sciences, June 30, 2010
- [O320] "Design for Manufacturability and Robustness in Nanometer CMOS, 3D-IC, and Emerging Technologies," ITRI, Hsinchu, Taiwan, April 28, 2010
- [O321] "Recent Results in Design for Manufacturing and Robustness," Freescale, Austin, TX, April 9, 2010
- [O322] "Low Power Design and Challenges in Nanometer Multicore Era," IEEE CAS Melbourne and Victoria University, Melbourne, Australia, August 20, 2009
- [O323] **IEEE Distinguished Lecture**, "Synergistic Modeling and Optimization for Nanometer IC Design/Manufacturing Integration," IEEE CAS Melbourne, Melbourne, Australia, August 20, 2009
- [O324] **IEEE Distinguished Lecture**, "Synergistic Modeling and Optimization for Nanometer IC Design/Manufacturing Integration," IEEE CAS Sydney, Sydney, Australia, August 14, 2009
- [O325] "Synergistic Modeling and Optimization for Nanometer IC Design/Manufacturing Integration," Institute of Microelectronics, Singapore, July 14, 2009
- [O326] **IEEE Distinguished Lecture**, "Synergistic Modeling and Optimization for Nanometer IC Design/Manufacturing Integration," IEEE CAS Singapore Chapter, Singapore, July 13, 2009
- [O327] "Unified Analysis, Characterization and Optimization of Systematic and Random Variations with Variational Litho-Modeling," SRC e-Workshop, Austin, TX, April 22, 2009
- [O328] "On Clock Mesh Design," Sun Microsystems, Austin, TX, March 9, 2009
- [O329] "On Graduate Research and Education in US," Zhejiang University, Hangzhou, China, January 12, 2009
- [O330] "Synergistic Modeling and Optimization for Nanometer IC Design & Manufacturing Closure," Tsinghua University, Beijing, China, October 24, 2008
- [O331] **IEEE Distinguished Lecture**, "Synergistic Modeling and Optimization for Nanometer IC Design/Manufacturing Integration," IEEE CAS Taiwan, Kaohsiung, Taiwan, September 10 and 11, 2008
- [O332] "Nanometer Physical Design and DFM," SpringSoft, Hsinchu, Taiwan, September 9, 2008
- [O333] "On Nanometer VLSI Physical Design and Manufacturing Closure: What, Why, and How?," UFRGS, Porto Alegre, Brazil, August 13, 2008
- [O334] "Physical Design Issues in Microfluidic Biochips," Technical University of Dresden, Germany, July 4, 2008
- [O335] **IEEE Distinguished Lecture**, "Synergistic Modeling and Optimization for Nanometer IC Design/Manufacturing Integration," IEEE Los Angeles Council, Los Angeles, CA, June 9, 2008
- [O336] "New Faculty Seminar on NSF CAREER," FIC, Cockrell School of Engineering, UT Austin, Austin, TX, May 21, 2008
- [O337] "Modeling and Optimization for Nanometer IC Design and Manufacturing Integration," AMD, Austin, TX, March 28, 2008
- [O338] "Synergistic Modeling and Optimization for Nanometer Design for Manufacturing," Texas Instruments, Dallas, TX, February 15, 2008
- [O339] "Synergistic Modeling and Optimization for Physical and Electrical DFM," UT Dallas, Dallas, TX, February 14, 2008
- [O340] "Synergistic Modeling and Optimization for Physical and Electrical DFM," UC Santa Barbara, CA, February 8, 2008
- [O341] "Synergistic Modeling and Optimization for Physical and Electrical DFM," Seoul National University LSI Workshop, Seoul, Korea, January 25, 2008
- [O342] "Synergistic Modeling and Optimization for Physical and Electrical DFM," Samsung Electronics, Seoul, Korea, January 21, 2008
- [O343] "Synergistic Modeling and Optimization for Physical and Electrical DFM," Stanford University, Stanford, CA, November 30, 2007
- [O344] "Synergistic Modeling and Optimization for Physical and Electrical DFM," University of California at Berkeley, CA, November 30, 2007

- [O345] "Synergistic Modeling and Optimization for Physical and Electrical DFM," Mentor Graphics, San Jose, CA, November 29, 2007
- [O346] "Challenges and Opportunities for Nanometer VLSI Design and Manufacturability," Tongji University, Shanghai, China, August 23, 2007
- [O347] "Synergistic Modeling and Optimization for Physical and Electrical DFM," Tsinghua University and Peking University, Beijing, China, August 22, 2007
- [O348] "Challenges and Opportunities for Nanometer IC Design and Manufacturability," Shangdong University, Jinan, China, August 20, 2007
- [O349] "Challenges and Opportunities for Nanometer IC Design and Manufacturability," Southeast University, Nanjing, China, August 10, 2007
- [O350] "Recent Results and Physical and Electrical DFM," Qualcomm, San Diego, CA, July 11, 2007
- [O351] "Synergistic Modeling and Optimization for Physical and Electrical DFM," Cadence Distinguished Seminar Series, San Jose, CA, July 11, 2007
- [O352] "Recent Research Highlights at UTDA," Cadence Berkeley Lab, Berkeley, CA, July 11, 2007
- [O353] "DFM and Physical CAD Research at UTDA," Taiwan Semiconductor Manufacturing Company (TSMC), Hsinchu, Taiwan, April 25, 2007
- [O354] "Modeling & Optimization for Physical and Electrical DFM," National Tsing-hua University, Hsinchu, Taiwan, April 24, 2007
- [O355] "Modeling & Optimization for Physical and Electrical DFM," National Taiwan University, Taipei, Taiwan, April 23, 2007
- [O356] "Tackling Design for Manufacturability/Variability from Root Causes," Intel Corporation, Santa Clara, CA, February 28, 2007
- [O357] "Recent Research on Physical CAD and DFM at UT Design Automation (UTDA) Lab," System LSI Design Workshop, Fukuoka, Japan, September 9, 2006
- [O358] "Modeling and Optimization for Nanometer Physical Design and Manufacturability," Fudan University, Shanghai, China, August 24, 2006
- [O359] "Physical Design and Manufacturability Closure for Nanometer VLSI/SOC," 6th Emerging Information Technology Conference (EITC), Dallas, TX, August 10, 2006
- [O360] "Modeling and Optimization for Nanometer Physical Design and Manufacturability," IBM T. J. Watson Research Center, Yorktown Heights, NY, July 21, 2006
- [O361] "The Real DFM Physical Design for Manufacturability/Variability," Freescale Seminar, Austin, TX, July 13, 2006
- [O362] "The True DFM Physical Design For Manufacturability" (part two), IBM EDA Seminar Series, Fishkill, NY, May 2, 2006 (given through conference call & online)
- [O363] "The True DFM Physical Design For Manufacturability" (part one), IBM EDA Seminar Series, Fishkill, NY, April 25, 2006 (given through conference call & online)
- [O364] "New Ideas in Nanometer Physical CAD & DFM," Intel, Santa Clara, CA, February 24, 2006
- [O365] "A New LP Based Incremental Timing Driven Placement for High Performance Designs," IBM Austin CAS Conference, Austin, TX, February 17, 2006
- [O366] "Nanometer Physical Design for Manufacturability," STARC, Kawasaki, Japan, January 25, 2006
- [O367] "Physical Design for Manufacturability," Fujitsu Corporation, Kawasaki, Japan, January 23, 2006
- [O368] "New Ideas in Nanometer Physical CAD & Manufacturability," Tsinghua University, Beijing, China, October 28, 2005
- [O369] "Challenges and Opportunities in Nanometer VLSI Physical Design & Manufacturing Closure," Peking University, Beijing, China, October 28, 2005
- [O370] "Physical Design for Manufacturability," Zhejiang University, Hanzhou, China, October 24, 2005
- [O371] "New Ideas in Nanometer Physical Synthesis & DFM," IBM T. J. Watson Research Center, Yorktown Heights, NY, August 8, 2005
- [O372] "Litho-Aware Routing & Diffusion-Based Placement," Cadence, San Jose, CA, July 28, 2005
- [O373] "New Ideas in Nanometer Physical CAD," Sun Microsystems, Austin, TX, July 21, 2005
- [O374] "New Ideas in Placement & Variation-Tolerant Clock Designs," Intel Strategic CAD Lab, Hillsboro, OR, July 8, 2005
- [O375] "New Ideas in Placement & DFM," Synopsys Advanced Technology Group, Hillsboro, OR, July 7, 2005
- [O376] "True Manufacturability Aware Physical Design," Freescale, Austin, TX, May 27, 2005

- [O377] "Physical CAD Research on Nanometer Design and Manufacturing Closure," Texas Instruments, Dallas, TX, March 18, 2005
- [O378] "Diffusion-Based Placement Migration," IBM Austin CAS Conference, Austin, TX, February 25, 2005
- [O379] "Nanometer Physical Synthesis for Multi-Objective Design Closure and Manufacturability," Magma Design Automation, Santa Clara, CA, November 5, 2004
- [O380] "Nanometer Physical Synthesis for Multi-Objective Design Closure and Manufacturability," Cadence Berkeley Lab, Berkeley, CA, November 5, 2004
- [O381] "Nanometer Physical Synthesis for VLSI Design Closure," University of Maryland at College Park, MD, October 22, 2004
- [O382] "Recent Results of Physical Synthesis with Nanometer Effects," IBM Austin Research Lab Seminar, Austin, TX, October 8, 2004
- [O383] "Holistic Approaches for Multi-Objective Design Closure with Nanometer Effects," AMD, Austin, TX, October 5, 2004
- [O384] "Nanometer Physical Synthesis for Timing, Signal Integrity, and Low Power Optimizations," Synopsys Advanced Technology Group, Hillsboro, OR, October 1, 2004
- [O385] "Nanometer Physical Synthesis for Timing, Signal Integrity, and Low Power Optimizations," Intel Strategic CAD Lab, Hillsboro, OR, September 30, 2004
- [O386] "Integrated Placement with Nanometer Timing and Signal Integrity Closure," Electrical Engineering Department, Texas A&M University, College Station, TX, September 28, 2004
- [O387] "Recent Results of Physical Synthesis with Nanometer Effects," Intel, Austin, TX, September 9, 2004
- [O388] "Nanometer VLSI Designs: Challenges, Opportunities and Optimizations," Shanghai Jiaotong University, Shanghai, China, August 17, 2004
- [O389] "Holistic Approaches of Next-Generation Physical Design to Cope with Nanometer Effects," Fudan University, Shanghai, China, August 17, 2004
- [O390] "Physical Synthesis in Nanometer VLSI Designs," Tsinghua University, China, August 12, 2004
- [O391] "Physical Design with Integrity." Agere Systems, Allentown, PA, July 27, 2004
- [O392] "Recent Results of Physical Synthesis with Nanometer Effects," IBM T. J. Watson Research Center, Design Automation PIC Seminar, Yorktown Heights, NY, July 26, 2004
- [O393] "Nanometer Physical Synthesis for Performance, Power and Predictability," AMD, Austin, TX, March 4, 2004
- [O394] "Physical Synthesis for Nanometer Designs," IEEE CAS/SSC Joint Chapter Meeting, Austin, TX, February 26, 2004
- [O395] "Physical Synthesis for Nanometer Designs," Motorola SPS (Freescale), Austin, TX, February 19, 2004
- [O396] "Interconnect-Centric Design Closure for High Performance and Low Power VLSI," ECE Department, Yale University, New Haven, CT, May 12, 2003
- [O397] "Interconnect-Centric Design Closure for High Performance and Low Power VLSI," ECE Department, University of Wisconsin at Madison, Madison, WI, May 1, 2003
- [O398] "Physical Design Closure for High Performance and Low Power VLSI," ECE Seminar, Purdue University, West Lafayette, IN, April 17, 2003
- [O399] "Physical Design Closure for High Performance and Low Power VLSI," EE-Systems, University of Southern California, Los Angeles, CA, April 14, 2003
- [O400] "Physical Design Closure for High Performance and Low Power VLSI," Department of Electrical and Computer Engineering, UT Austin, Austin, TX, April 7, 2003
- [O401] "Physical Design Closure for High Performance and Low Power VLSI," Division of Engineering, Brown University, Providence, RI, April 2, 2003
- [O402] "Challenges and Opportunities for Nanometer Design Closure," VLSI Seminar Series, University of Michigan, Ann Arbor, MI, October 28, 2002
- [O403] "Interconnect Prediction and Planning for Design Closure," EE Seminar, Fudan University, Shanghai, China, November 26, 2001

#### MEDIA COVERAGE:

- Al's design speedups, with and without machine learning
  <u>https://www.techdesignforums.com/blog/2021/06/14/vlsi-symposia-ai-eda-workshop/</u>
- MIT Technology Review DeepTech 深科技, April 12, 2020, "谷歌又一野心浮现:用 AI"反哺"芯片 设计." https://mp.weixin.gg.com/s/B-71EH6aOgWI9zZI8SgA0Q
- EE Times, April 6, 2017, "ISPD Predicts Chip Futures," <u>http://www.eetimes.com/document.asp?doc\_id=1331563</u> (covered my UT group as the "ISPD'17 Clock-aware FPGA Placement Contest" 1<sup>st</sup> Place Winner)
- Semiconductor Engineering, September 7, 2016, "Joint R&D Has Its Ups and Downs," <u>http://semiengineering.com/joint-rd-has-its-ups-and-downs/</u>
- EE Times, April 8, 2016, "Machine Learning Routes Chips," <u>http://www.eetimes.com/document.asp?doc\_id=1329391</u> (covered my students and I as the ISPD'16 FPGA Placement Contest 1<sup>st</sup> Place Winners)
- EE Times, April 9, 2014, "ISPD-14 Focuses on FinFETs, Security, Supply Chain," <u>http://www.eetimes.com/document.asp?doc\_id=1321843</u> (covered our ISPD'14 Best Paper)
- SRC Press Release, "2013 Technical Excellence Award Presented to David Pan from UT/Austin" http://www.src.org/award/tech-excellence/2013/
- Stanford and UT Austin Professors to Be Honored for Advancing Chip Research at Annual SRC TECHCON Event
  - o http://www.src.org/newsroom/press-release/2013/499/
  - Business Wire Article: <u>http://www.businesswire.com/news/home/20130905005318/en/Stanford-UT-Austin-Professors-Honored-Advancing-Chip</u>
  - + other media coverage (Yahoo Finance, Market Watch, etc.)
- June 2013, DAC Roundtable "Experts at the Table: Who Pays for Low Power?" hosted by System-Level Design Editor-in-Chief Ed Sperling <u>http://lp-hp.com/blog/2013/07/11/experts-at-the-table-who-pays-for-low-power/</u>
- Synopsys Conversation Central, "CAD Research and Education in Extreme Scaling and Beyond," hosted by Karen Bartleson, June 2013 (Synopsys web site, YouTube, Podcast)
  - Show Notes page: <u>http://bit.ly/13jZHFb</u>
  - YouTube Video: <u>http://youtu.be/06mz2HLkWpk</u>
  - o iTunes Page: <u>http://bit.ly/QPtlHr</u>
- EE Times, April 13, 2011: "ISPD spots 3-D, maskless-lithography trends," <u>http://www.eetimes.com/electronics-news/4215124/ISPD-reveals-3-D--maskless-lithography-trends-</u>
- March 20, 2010: Interview by Prof. Patrick Madden, ACM/SIGDA Chair, on the ASP-DAC 2010 Best Paper on "A Multi-Objective Min-Cut Based Layout Decomposition Framework for Double Patterning Lithography," <u>http://www.youtube.com/watch?v=N76t3YNQoPc</u>
- May 19, 2009: "The IEEE CANDE Committee Elects Officers", Reuters, Yahoo Finance, etc. <u>http://www.reuters.com/article/pressRelease/idUS155240+19-May-2009+BW20090519</u>
- EE Times, April 21, 2008, "Lab-on-chip design automation takes cue from EDA," <u>http://www.eetimes.com/electronics-news/4076826/Lab-on-chip-design-automation-takes-cue-from-EDA</u>
- EE Times, April 17, 2008, "Future of chip design revealed at ISPD," <u>http://www.eetimes.com/showArticle.jhtml?articleID=207400313</u>
- EE Times (China/Taiwan), April 30, 2007, "VLSI-DAT 盛况空前,业界专家布道前瞻新技术" (in Chinese), <u>http://www.eetchina.com/ART\_8800462927\_480401\_NT\_0f306e22.HTM</u>
- EE Times, April 2, 2007, "Rethinking statistical timing analysis," http://eetimes.com/news/design/showArticle.jhtml?articleID=198700121
- EE Times, March 22, 2007, "IC routing contest boosts CAD research," <u>http://eetimes.com/news/design/showArticle.jhtml?articleID=198500084</u>
- EE Times, June 19, 2006, "Chip designers feel the heat Accurate thermal analysis cools the effects of sub-90-nm design," http://www.eetimes.com/news/design/showArticle.jhtml?articleID=189400781

54

- EE Times, April 17, 2006, "Paths to better timing analysis," <u>http://www.eet.com/news/latest/showArticle.jhtml?articleID=185302541</u>
- EE Times, October 28, 2005, "EDA startup forms technical advisory board," <u>http://www.eetimes.com/news/design/showArticle.jhtml?articleID=172901367</u>
- EE Times, July 11, 2005, "Shift to 65 nm has its costs," http://www.eetimes.com/news/latest/showArticle.jhtml?articleID=165701002

### CURRENT PHD/MS STUDENTS, POST-DOCs AND VISITING SCHOLARS:

- Students admitted to Ph.D. candidacy:
  - Jiaqi Gu (co-supervised by Prof. Ray Chen)
  - Zixuan Jiang
  - Mingjie Liu
- Post M.S. students preparing to take Ph.D. qualifying exam:
  - Ahmet F. Budak (co-supervised by Prof. Nan Sun)
  - o Hyunsu Chae
  - Hao Chen
  - Chenghao Feng (co-supervised with Prof. Ray Chen)
  - o Chen-Hao Hsu
  - o Rachel Selina Rajarathnam
  - Vivek Varier (co-supervised by Prof. Nan Sun)
  - Yang Yang
- M.S. in progress:
  - Xuyang Jin
  - Hanqing Zhu
  - Souradip Poddar
- Post-docs:
  - o Shuhan Zhang
  - o Keren Zhu
- Visiting Scholars:

#### PH.D. SUPERVISIONS COMPLETED:

|    | Name                | PhD Dissertation                                                                       | Semester       | First job after PhD and current position (with selected awards)                                                                                    |
|----|---------------------|----------------------------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1. | Haoxing Ren         | Incremental Placement for<br>Modern VLSI Design<br>Closure                             | Spring<br>2006 | Research Staff Member,<br>IBM T. J. Watson Research; now Senior<br>Manager, Design Automation Research<br>and Principal Research Scientist, Nvidia |
| 2. | Gang Xu             | Layout Optimization<br>Algorithms for VLSI Design<br>and Manufacturing                 | Summer<br>2007 | R&D Engineer, Mentor Graphics; now<br>Software Engineer, Google                                                                                    |
| 3. | Tao Luo             | Nanometer VLSI<br>Placement and<br>Optimization for Multi-<br>Objective Design Closure | Fall 2007      | Sr. MTS, Magma; now Engineering<br>Leader/Manager at Uber (2007 SRC<br>Techcon Best Paper in Session)                                              |
| 4. | Anand<br>Ramalingam | Analysis Techniques for<br>Nanometer Digital<br>Integrated Circuits                    | Fall 2007      | Member of Consulting Staff, Magma DA;<br>now Staff Engineer at Synopsys                                                                            |

| 5.  | Minsik Cho<br>Anand     | Physical Synthesis for<br>Nanometer VLSI and<br>Emerging Technologies<br>Synthesis of Variation                              | Summer<br>2008<br>Fall 2008 | Research Staff Member,<br>IBM T. J. Watson Research Center; now<br>Siri R&D, AI/ML at Apple (ISPD'13 Best<br>Paper Award; IBM Research 2010 Pat<br>Goldberg Memorial Best Paper Award;<br>2008 SRC Inventor Recognition Award;<br>2007 IBM PhD Scholarship; ISPD'07<br>Global Routing Contest Awards)<br>Member of Consulting Staff, Magma DA; |
|-----|-------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | Rajaram                 | Tolerant Clock Distribution<br>Networks                                                                                      |                             | now Sr. Staff R&D Engineer, Synopsys                                                                                                                                                                                                                                                                                                           |
| 7.  | Peng Yu                 | Fast and Accurate<br>Lithography Simulation and<br>Optical Proximity<br>Correction for Nanometer<br>Design for Manufacturing | Spring<br>2009              | Post-Doc Researcher, Baylor College of<br>Medicine; then Assistant Professor,<br>Texas A&M University (2008-09 UT<br>Graduate School Continuing Fellowship;<br>2008 SPIE Education Scholarship; 2008<br>SRC Inventor Recognition Award)                                                                                                        |
| 8.  | Xiaokang<br>(Sean) Shi  | Modeling and Optimization<br>to Connect Layout with<br>Silicon for Nanoscale IC                                              | Fall 2009                   | Sr. Component Engineer, Intel<br>Corporation; now Engineer at<br>Bloomberg (2009 IBM PhD Scholarship)                                                                                                                                                                                                                                          |
| 9.  | Kun Yuan                | VLSI Physical Design<br>Automation for Double<br>Patterning and Emerging<br>Lithography                                      | Fall 2010                   | Sr. Member of Technical Staff, Cadence;<br>now Sr. Software Engineer at Airbnb<br>(ISPD'11 Best Paper Award; IBM<br>Research 2010 Pat Goldberg Memorial<br>Best Paper Award)                                                                                                                                                                   |
| 10. | Ashutosh<br>Chakraborty | Mechanical Stress and<br>Circuit Aging Aware VLSI<br>CAD                                                                     | Fall 2010                   | Senior Hardware Engineer, Oracle; now<br>Software Engineer at Google (2009<br>DATE Best Paper/IP Award; 2009-10 UT<br>Graduate School Continuing Fellowship;<br>2009 eASIC Placement Contest 1st<br>Prize)                                                                                                                                     |
| 11. | Jae-Seok<br>Yang        | Nanometer VLSI Design-<br>Manufacturing Interface for<br>Large Scale Integration                                             | Spring<br>2011              | Senior Engineer, Samsung; now<br>Principal Engineer, Samsung (2010<br>ASP-DAC Best Paper Award; IBM<br>Research 2010 Pat Goldberg Memorial<br>Best Paper Award)                                                                                                                                                                                |
| 12. | Wooyoung<br>Jang        | Architecture and Physical<br>Design for Advanced<br>Networks-on-Chip                                                         | Spring<br>2011              | Senior Engineer, Samsung; now<br>Associate Professor, Dankook<br>University, S. Korea (2006-2011<br>Samsung Scholarship)                                                                                                                                                                                                                       |
|     | Yongchan<br>(James) Ban | Lithography Variability<br>Driven Cell<br>Characterization and<br>Layout Optimization for<br>Manufacturability               | Spring<br>2011              | Senior Engineer, Intel; now MTS,<br>Synopsys (2010 SPIE Education<br>Scholarship)                                                                                                                                                                                                                                                              |
| 14. | Duo Ding                | CAD for Nanolithography<br>and Nanophotonics                                                                                 | Summer<br>2011              | Senior Hardware Engineer, Oracle; now<br>Senior Staff Software Engineer at<br>Samsung Austin Research Center (2013<br>ACM Outstanding PhD Dissertation<br>Award in EDA; 2012 ASP-DAC Best<br>Paper Award; 2009 ICICDT Best<br>Student Paper Award)                                                                                             |

| 15. Samuel Ward                | Physical Design<br>Automation of Structured<br>High-Performance<br>Integrated Circuits               | Fall 2013      | Data Scientist/Fraud Manager, Apple<br>(IBM Master Inventor in 2011)                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------|------------------------------------------------------------------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16. Jhih-Rong<br>(Jerrica) Gao | Lithography Aware<br>Physical Design and<br>Layout Optimization for<br>Manufacturability             | Spring<br>2014 | Senior Member of Technical Staff,<br>Cadence; now Senior Principal eFPGA<br>Software Developer at Flex Logix Tech.<br>(ICCAD'13 Best Paper Award, ICCAD'12<br>and ICCAD'13 CAD Contest Awards,<br>SPIE 2013 Scholarship)                                                                                                                                                                                                                                                            |
| 17. Jiwoo Pak                  | Electromigration Modeling<br>and Layout Optimization for<br>Advanced VLSI                            | Spring<br>2014 | Senior Member of Technical Staff,<br>Cadence; now Sr. Principal Software<br>Engineer at Cadence (SRC Techcon<br>2012 Best in Session Award, 2013<br>Grace Hopper Celebration Scholarship)                                                                                                                                                                                                                                                                                           |
| 18. Bei Yu                     | Design for Manufacturing<br>with Advanced Lithography                                                | Summer<br>2014 | Post-doc Researcher, UT Austin; now<br>Associate Professor at Chinese<br>University of Hong Kong (EDAA<br>Outstanding Dissertation Award,<br>ICCAD'13 Best Paper Award, ASP-<br>DAC'12 Best Paper Award, 2013<br>Chinese Government Award for<br>Outstanding Self-Financed Students<br>Abroad, 2013/2012 ICCAD CAD Contest<br>2nd Place Awards, Silver Medal in ACM<br>Student Research Contest, SPIE Optics<br>and Photonics Education Scholarship,<br>2012 IBM Ph.D. Scholarship) |
| 19. Yilin Zhang                | Interconnect Optimizations<br>for Nanometer VLSI Design                                              | Summer<br>2014 | Software Scientist, Rocket Fuel Inc.,<br>now Software Engineer, Google                                                                                                                                                                                                                                                                                                                                                                                                              |
| 20. Subhendu Roy               | Logic and Clock Network<br>Optimization in Nanometer<br>VLSI Circuits                                | Summer<br>2015 | Principal Software Engineer, Cadence<br>(ISPD 2014 Best Paper Award;<br>TexasWISE 2014 Best Student Poster<br>Award)                                                                                                                                                                                                                                                                                                                                                                |
| 21. Xiaoqing Xu                | Standard Cell Optimization<br>and Physical Design in<br>Advanced Technology<br>Nodes                 | Spring<br>2017 | Senior Research Engineer, ARM<br>Research; now Senior Hardware<br>Engineer at Google X (Gold Medal at<br>ACM/SIGDA Student Research<br>Competition 2016; Best in Session<br>Award at SRC Techcon 2015)                                                                                                                                                                                                                                                                              |
| 22. Yibo Lin                   | Bridging Design and<br>Manufacturing Gap through<br>Machine Learning and<br>Machine-Generated Layout | Spring<br>2018 | Post-doc Researcher, UT Austin; now<br>Assistant Professor at Peking University<br>(DAC'19 Best Paper Award; Integration<br>– the VLSI Journal Best Paper Award<br>2018; UT Graduate Continuing<br>Fellowship 2017; SPIE'16 Franco<br>Cerrina Memorial Best Student Paper<br>Award)                                                                                                                                                                                                 |
| 23. Jiaojiao Ou                | Design for Manufacturing<br>with Directed Self-<br>Assembly Lithography                              | Spring<br>2018 | Senior R&D Engineer, Synopsys (2017<br>SPIE BACUS Scholarship)                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 24. Derong Liu                 | Layer Assignment and<br>Routing Optimization for<br>Advanced Technologies                            | Summer<br>2018 | Lead Software Engineer, Cadence<br>(ISPD'18 Best Paper Award)                                                                                                                                                                                                                                                                                                                                                                                                                       |

| 25. | Meng Li                       | A Synergistic Framework                                | Summer<br>2018 | Research Scientist, Facebook On-                                                |
|-----|-------------------------------|--------------------------------------------------------|----------------|---------------------------------------------------------------------------------|
|     |                               | for Hardware IP Privacy<br>and Integrity Protection    | 2010           | Device AI (First Place of ACM Student<br>Research Competition Grand Finals      |
|     |                               |                                                        |                | 2018; EDAA Outstanding Dissertation                                             |
|     |                               |                                                        |                | Award 2018; GLSVLSI'18 Best Paper<br>Award; Gold Medal of ACM/SIGDA             |
|     |                               |                                                        |                | Student Research Competition 2017;                                              |
|     |                               |                                                        |                | HOST'17 Best Paper Award; (UT-ECE                                               |
|     |                               |                                                        |                | 2018-2019 Jacome Dissertation Prize)                                            |
| 26. | Biying Xu                     | Layout Automation for                                  | Spring         | Lead Software Engineer, Cadence                                                 |
|     |                               | Analog and Mixed-Signal                                | 2019           | (Cadence Women in Technology                                                    |
|     |                               | Integrated Circuits                                    |                | Scholarship 2018)                                                               |
| 27. | Joydeep Mitra                 | Mask Synthesis                                         | Spring         | Senior Software Architect, Cadence;                                             |
|     |                               | Techniques for Directed                                | 2019           | now Principal Machine Learning                                                  |
| 20  | Wuxi Li                       | Self-Assembly                                          | Summer         | Engineer/Senior Director at Visa                                                |
| 20. |                               | Placement Algorithms for<br>Large-Scale                | 2019           | Staff Software Engineer, Xilinx (DAC'19<br>Best Paper Award, ISPD 2017 and 2016 |
|     |                               | Heterogeneous FPGAs                                    | 2010           | Contests First Place)                                                           |
| 29. | Shounak Dhar                  | Modern FPGA Placement                                  | Summer         | SoC Design Engineer, Intel (DAC'19                                              |
|     |                               | Techniques with Hardware                               | 2019           | Best Paper Award, ISPD 2016 Contest                                             |
|     |                               | Acceleration                                           |                | First Place)                                                                    |
| 30. | Zhoufeng Ying                 | Monolithic and Hybrid                                  | Spring         | Senior Silicon Photonics Designer,                                              |
|     | (co-supervised                | Nanophotonic Chips for                                 | 2020           | Alpine Optoelectronics (UT-ECE 2019-                                            |
|     | with Prof. Ray                | High-speed and Power-                                  |                | 2020 Jacome Dissertation Prize)                                                 |
|     | Chen)                         | Efficient Optical Computing and Interconnects          |                |                                                                                 |
| 31  | Zheng Zhao                    | Design Automation for                                  | Spring         | Senior Software Engineer, Synopsys                                              |
| 0   | (co-supervised                | Optical Computing:                                     | 2020           | (Cadence Women in Technology                                                    |
|     | by Prof Ray                   | Boolean Logic and Neural                               |                | Scholarship in 2019)                                                            |
|     | Chen)                         | Networks                                               |                |                                                                                 |
| 32. | Wei Ye                        | Design for                                             | Spring         | Research Scientist, Facebook On-                                                |
|     |                               | Manufacturability and                                  | 2020           | Device AI (ISPD 2020 Best Paper                                                 |
|     |                               | Reliability through                                    |                | Award, Cadence Women in Technology                                              |
| 33  | Mohamed                       | Learning and Optimization<br>Machine Learning for VLSI | Fall 2020      | Scholarship in 2018)<br>Senior R&D Engineer, Synopsys (ISPD                     |
| 00. | Baker Alawieh                 | Computer Aided Design                                  | 1 411 2020     | 2020 Best Paper Award)                                                          |
| 34. | Sungjin Hong                  | Design of Portable CMOS                                | Spring         | Analog/Mixed-Signal Design Engineer,                                            |
|     | (co-supervised                | NMR System                                             | 2021           | Uhnder                                                                          |
|     | by Prof. Nan                  |                                                        |                |                                                                                 |
|     | Sun)                          |                                                        |                |                                                                                 |
| 35. | Miguel                        | Utilizing Digital Design                               | Spring         | Staff Engineer, MediaTek                                                        |
|     | Francisco                     | Techniques and Circuits to                             | 2021           |                                                                                 |
|     | Gandara (co-<br>supervised by | Improve Energy and<br>Design Efficiency of Analog      |                |                                                                                 |
|     | Prof. Nan Sun)                | and Mixed-Signal Circuits                              |                |                                                                                 |
| 36. | Wei Shi (co-                  | Design and Automation                                  | Spring         | Research Scientist, Meta (Facebook)                                             |
|     | supervised by                 | Techniques for High-                                   | 2022           |                                                                                 |
|     | Prof. Nan Sun)                | Performance Mixed-Signal                               |                |                                                                                 |
|     |                               | Circuits                                               |                |                                                                                 |
| 37. | Ki Yong Kim                   | Circuits and Architectures                             | Summer         | Principal Engineer, Samsung Electronics                                         |
|     | (co-supervised                | for Broadband Spectrum                                 | 2022           |                                                                                 |
|     | by Prof. Ranjit               | Channelizers with Sub-                                 |                |                                                                                 |
|     | Gharpurey)                    | band Gain Control                                      |                |                                                                                 |

|  | Fully-Automated Layout<br>Synthesis for Analog and<br>Mixed-Signal Integrated<br>Circuits | Summer<br>2022 | Post-doc Researcher, UT Austin (Harry<br>Philip Whitworth Endowed Graduate<br>Fellowship 2021) |
|--|-------------------------------------------------------------------------------------------|----------------|------------------------------------------------------------------------------------------------|
|--|-------------------------------------------------------------------------------------------|----------------|------------------------------------------------------------------------------------------------|

### POST-DOC SUPERVISIONS COMPLETED:

- 1. Dr. Xiyuan Tang (postdoc 09/2019 05/2021), Assistant Professor, Peking University
- 2. <u>Arman Roohi</u> (postdoc 08/2019 07/2020), Assistant Professor at Department of Computer Science and Engineering, University of Nebraska Lincoln
- 3. <u>Shaolan Li</u> (postdoc 06/2018 07/2019), Assistant Professor at Department of Electrical and Computer Engineering, Georgia Institute of Technology
- 4. <u>Yibo Lin</u> (postdoc 06/2018 06/2019), Assistant Professor at Department of Computer Science and Center for Energy-Efficient Computing and Applications (CECA), Peking University
- 5. <u>Bei Yu</u> (postdoc 08/2014 07/2015), Assistant Professor at Department of Computer Science and Engineering, Chinese University of Hong Kong

### M.S. SUPERVISIONS COMPLETED (with Thesis or Report):

- 1. Jun Liu, August 2005
- 2. Andy Havlir, December 2005
- 3. Emiliano Lozano, May 2008
- 4. Varsha Dadlani, May 2008
- 5. Duo Ding, May 2008
- 6. Ashutosh Chakraborty, May 2008
- 7. Sean Xiaokang Shi, December 2008
- 8. Katrina Lu, December 2008
- 9. Tony Quan, August 2009
- 10. Anurag Kumar, December 2009
- 11. Boyang Zhang, May 2012
- 12. Wen Zhang, August 2012
- 13. Jagmohan Singh, August 2013
- 14. Yunfei Sun, May 2021

#### BS and REU Alumni:

- Joshua Gnanayutham
- Saanika Kenkare
- Rohan Tanna
- Miranda M. Pacheco
- August Shi
- Michael Booker
- Doug Ilijev
- Marc Anthony Gonzalez (B.S. 2011)
- Dhruv Mehrotra (B.S. in Jan. 2004)

#### Visiting Scholars/Students Alumni:

- Tung-Chieh Chen (National Taiwan University, Taiwan), Jan. Dec. 2007
- Shanhu Shen (Zhejiang University, China), Sept. 2007 to Aug. 2008
- Ou He (Tsinghua University, China), October 2009 October 2010
- Yen-Hung Lin (National Chiao Tung University, Taiwan), Mar. to Dec. 2011 (now TSMC)

- Prof. Weifeng Lv (Hangzhou Dianzi University, China), Sept. 2013 Feb. 2014
- Dr. Junhyung Um (Samsung Electronics Principal Engineer), Jan. to Dec. 2014
- Wei Ye (Zhejiang University), Internship, July to Dec. 2014
- Dr. Tetsuaki Matsunawa (Toshiba), Oct. 2013 April, 2015
- Vinícius dos Santos Livramento (Federal University of Santa Catarina, Brazil), Jan.- June 2016
- Taiki Kimura (Toshiba, Japan), May 2015 October 2016
- Prof. Ronghua Jiang (Sichuan University, China), March 2016 March 2017
- Zhijian Pan (Tsinghua University), Oct. 2016 April 2017
- Prof. Jun Liu (Hefei University of Technology), Sept. 2016 Aug. 2017
- Jun Zhang (Nanjing University of Posts & Telecommunications), Nov. 2016 Oct. 2017
- Prof. Peiyong Zhang (Zhejiang University), Dec. 2016-Dec. 2017
- Prof. Hui Xu (Anhui University of Science & Technology), Oct. 2017 Sept. 2018
- Prof. Zhiguo Yu (Jiangnan University), Dec. 2017 Dec. 2018
- Meng Liu (Institute of Automation, Chinese Academy of Sciences), Feb. 2018-Nov. 2018
- Ying Chen (Institute of Microelectronics, Chinese Academy of Sciences), Oct. 2017 March 2019
- Prof. Kun Ren, Hangzhou Dianzi University, Oct. 2018 to Sept. 2019
- Prof. Wei Hu, Xidian University, Dec. 2018 to Dec. 2019
- Prof. Wooyoung Jang, Dankook University, Jan. 2019 to Feb. 2020
- Jing Chen (NJUPT), July 2018 September 2020
- Prof. Jae-Joon Kim, Pohang University of Science and Technology, Sept. 2019 to Aug. 2020

### David Z. Pan's IEEE Biography:

David Z. Pan (S'97–M'00–SM'06–F'14) received his B.S. degree from Peking University, and his M.S. and Ph.D. degrees from University of California, Los Angeles (UCLA). From 2000 to 2003, he was a Research Staff Member with IBM T. J. Watson Research Center. He is currently a Full Professor and holder of the Silicon Laboratories Endowed Chair in Electrical Engineering at The University of Texas at Austin. His research interests include electronic design automation, synergistic Al/IC co-optimizations, domain-specific accelerators, design for manufacturing, hardware security, and design/CAD for analog/mixed-signal and emerging technologies. He has published over 450 peer-reviewed journal and conference papers, and is the holder of 8 U.S. patents. He has held various advisory, consulting, or visiting positions in academia and industry, such as MIT and Google. He has graduated 43 PhDs/postdocs who are holding key academic and industry positions.

He has served as a Senior Associate Editor for ACM Transactions on Design Automation of Electronic Systems (TODAES), an Associate Editor for IEEE Transactions on Computer Aided Design of Integrated Circuits and Systems (TCAD), IEEE Transactions on Very Large Scale Integration Systems (TVLSI), IEEE Transactions on Circuits and Systems PART I (TCAS-I), IEEE Transactions on Circuits and Systems PART I (TCAS-I), IEEE Transactions on Circuits and Systems PART I (TCAS-II), IEEE Design & Test, Science China Information Sciences, Journal of Computer Science and Technology, IEEE CAS Society Newsletter, etc. He has served in the Executive and Program Committees of many major conferences. He is the ISPD 2008 General Chair, ASP-DAC 2017 Program Chair, ICCAD 2018/2019 Program/General Chair, DAC 2022 Panel Chair, and DAC 2023 Program Vice-Chair.

He has received many prestigious awards for his research contributions, including the SRC Technical Excellence Award in 2013, DAC Top 10 Author in Fifth Decade, DAC Prolific Author Award, ASP-DAC Frequently Cited Author Award, ASP-DAC Prolific Author Award, 20 Best Paper Awards at premier venues (TCAD 2021, ISPD 2020, ASP-DAC 2020, DAC 2019, GLSVLSI 2018, VLSI Integration 2018, HOST 2017, SPIE 2016, ISPD 2014, ICCAD 2013, ASP-DAC 2012, ISPD 2011, IBM Research 2010 Pat Goldberg Memorial Best Paper Award, ASP-DAC 2010, DATE 2009, ICICDT 2009, SRC Techcon in 1998, 2007, 2012 and 2015) and over 18 additional Best Paper Award candidates/finalists, Communications of the ACM Research Highlights (2014), ACM/SIGDA Outstanding New Faculty Award (2005), NSF CAREER Award (2007), SRC Inventor Recognition Award three times, IBM Faculty Award four times, UCLA Engineering Distinguished Young Alumnus Award (2009), UT Austin RAISE Faculty Excellence Award (2014), Cadence Academic Collaboration Award (2019), and many international CAD contest awards, among others. His

students have also won many awards, including the First Place of ACM Student Research Competition Grand Finals (twice, in 2018 and 2021), ACM/SIGDA Student Research Competition Gold Medal (thrice, in 2016, 2017, and 2020), ACM Outstanding PhD Dissertation in EDA (twice, in 2013 and 2018), EDAA Outstanding Dissertation Award (thrice, in 2015, 2019, and 2022), and so on. He is a Fellow of ACM, IEEE, and SPIE.